Added the IBM 5161 ISA expansion for PC and XT;
Cleaned up the parallel port emulation, added IRQ support, and made enabling/disabling per port;
Added the Award 430NX and the Intel Classic/PCI (Alfredo, 420TX);
Finished the 586MC1;
Added 8087 emulation;
Moved Cyrix 6x86'es to the Dev branch;
Sanitized/cleaned up memregs.c/h and intel.c/h;
Split the chipsets from machines and sanitized Port 92 emulation;
Added support for the 15bpp mode to the Compaq ATI 28800;
Moved the MR 386DX and 486 machines to the Dev branch;
Ported the new dynamic recompiler from PCem, but it remains in Dev branch until after v2.00;
Ported the new timer code from PCem;
Cleaned up the CPU table of unused stuff and better optimized its structure;
Ported the Open-XT and Open-AT from VARCem, the Open-AT is in the Dev branch;
Ported the XT MFM controller rewrite and adding of more controllers (incl. two RLL ones), from VARCem;
Added the AHA-1540A and the BusTek BT-542B;
Moved the Sumo SCSI-AT to the Dev branch;
Minor IDE, FDC, and floppy drive code clean-ups;
Made NCR 5380/53C400-based cards' BIOS address configurable;
Got rid of the legacy romset variable;
Unified (video) buffer and buffer32 into one and make the unified buffer 32-bit;
Added the Amstead PPC512 per PCem patch by John Elliott;
Switched memory mapping granularity from 16k to 4k (less than 1k not possible due to internal pages);
Rewrote the CL-GD 54xx blitter, fixes Win-OS/2 on the 54x6 among other thing;
Added the Image Manager 1024 and Professional Graphics Controller per PCem patch by John Elliott and work done on VARCem;
Added Headland HT-216, GC-205 and Video 7 VGA 1024i emulation based on PCem commit;
Implemented the fuction keys for the Toshiba T1000/T1200/T3100 enhancement;
Amstrad MegaPC does now works correctly with non-internal graphics card;
The SLiRP code no longer casts a packed struct type to a non-packed struct type;
The Xi8088 and PB410a no longer hang on 86Box when PS/2 mouse is not present;
The S3 Virge on BeOS is no longer broken (was broken by build #1591);
OS/2 2.0 build 6.167 now sees key presses again;
Xi8088 now work on CGA again;
86F images converted from either the old or new variants of the HxC MFM format now work correctly;
Hardware interrupts with a vector of 0xFF are now handled correctly;
OPTi 495SX boards no longer incorrectly have 64 MB maximum RAM when 32 MB is correct;
Fixed VNC keyboard input bugs;
Fixed AT RTC periodic interrupt - Chicago 58s / 73f / 73g / 81 MIDI play no longer hangs with the build's own VTD driver;
Fixed mouse polling with internal mice - Amstrad and Olivetti mice now work correctly;
Triones ATAPI DMA driver now correctly reads a file at the end of a CD image with a sectors number not divisible by 4;
Compaq Portable now works with all graphics cards;
Fixed various MDSI Genius bugs;
Added segment limit checks and improved page fault checks for several CPU instructions - Memphis 15xx WINSETUP and Chicago 58s WINDISK.CPL no longer issue a GPF, and some S3 drivers that used to have glitches, now work correctly;
Further improved the 808x emulation, also fixes the noticably choppy sound when using 808x CPU's, also fixes #355;
OS/2 installer no logner locks up on splash screen on PS/2 Model 70 and 80, fixes #400.
Fixed several Amstead bugs, GEM no longer crashes on the Amstrad 1640, fixes #391.
Ported John Elliott's Amstrad fixes and improvement from PCem, and fixed the default language so it's correctly Engliish, fixes #278, fixes #389.
Fixed a minor IDE timing bug, fixes #388.
Fixed Toshiba T1000 RAM issues, fixes #379.
Fixed EGA/(S)VGA overscan border handling, fixes #378;
Got rid of the now long useless IDE channel 2 auto-removal, fixes #370;
Fixed the BIOS files used by the AMSTRAD PC1512, fixes #366;
Ported the Unicode CD image file name fix from VARCem, fixes #365;
Fixed high density floppy disks on the Xi8088, fixes #359;
Fixed some bugs in the Hercules emulation, fixes #346, fixes #358;
Fixed the SCSI hard disk mode sense pages, fixes #356;
Removed the AMI Unknown 386SX because of impossibility to identify the chipset, closes #349;
Fixed bugs in the serial mouse emulation, fixes #344;
Compiled 86Box binaries now include all the required .DLL's, fixes #341;
Made some combo boxes in the Settings dialog slightly wider, fixes #276.
2019-09-20 14:02:30 +02:00
|
|
|
#include <stdint.h>
|
2020-03-29 14:24:42 +02:00
|
|
|
#include <86box/86box.h>
|
Added the IBM 5161 ISA expansion for PC and XT;
Cleaned up the parallel port emulation, added IRQ support, and made enabling/disabling per port;
Added the Award 430NX and the Intel Classic/PCI (Alfredo, 420TX);
Finished the 586MC1;
Added 8087 emulation;
Moved Cyrix 6x86'es to the Dev branch;
Sanitized/cleaned up memregs.c/h and intel.c/h;
Split the chipsets from machines and sanitized Port 92 emulation;
Added support for the 15bpp mode to the Compaq ATI 28800;
Moved the MR 386DX and 486 machines to the Dev branch;
Ported the new dynamic recompiler from PCem, but it remains in Dev branch until after v2.00;
Ported the new timer code from PCem;
Cleaned up the CPU table of unused stuff and better optimized its structure;
Ported the Open-XT and Open-AT from VARCem, the Open-AT is in the Dev branch;
Ported the XT MFM controller rewrite and adding of more controllers (incl. two RLL ones), from VARCem;
Added the AHA-1540A and the BusTek BT-542B;
Moved the Sumo SCSI-AT to the Dev branch;
Minor IDE, FDC, and floppy drive code clean-ups;
Made NCR 5380/53C400-based cards' BIOS address configurable;
Got rid of the legacy romset variable;
Unified (video) buffer and buffer32 into one and make the unified buffer 32-bit;
Added the Amstead PPC512 per PCem patch by John Elliott;
Switched memory mapping granularity from 16k to 4k (less than 1k not possible due to internal pages);
Rewrote the CL-GD 54xx blitter, fixes Win-OS/2 on the 54x6 among other thing;
Added the Image Manager 1024 and Professional Graphics Controller per PCem patch by John Elliott and work done on VARCem;
Added Headland HT-216, GC-205 and Video 7 VGA 1024i emulation based on PCem commit;
Implemented the fuction keys for the Toshiba T1000/T1200/T3100 enhancement;
Amstrad MegaPC does now works correctly with non-internal graphics card;
The SLiRP code no longer casts a packed struct type to a non-packed struct type;
The Xi8088 and PB410a no longer hang on 86Box when PS/2 mouse is not present;
The S3 Virge on BeOS is no longer broken (was broken by build #1591);
OS/2 2.0 build 6.167 now sees key presses again;
Xi8088 now work on CGA again;
86F images converted from either the old or new variants of the HxC MFM format now work correctly;
Hardware interrupts with a vector of 0xFF are now handled correctly;
OPTi 495SX boards no longer incorrectly have 64 MB maximum RAM when 32 MB is correct;
Fixed VNC keyboard input bugs;
Fixed AT RTC periodic interrupt - Chicago 58s / 73f / 73g / 81 MIDI play no longer hangs with the build's own VTD driver;
Fixed mouse polling with internal mice - Amstrad and Olivetti mice now work correctly;
Triones ATAPI DMA driver now correctly reads a file at the end of a CD image with a sectors number not divisible by 4;
Compaq Portable now works with all graphics cards;
Fixed various MDSI Genius bugs;
Added segment limit checks and improved page fault checks for several CPU instructions - Memphis 15xx WINSETUP and Chicago 58s WINDISK.CPL no longer issue a GPF, and some S3 drivers that used to have glitches, now work correctly;
Further improved the 808x emulation, also fixes the noticably choppy sound when using 808x CPU's, also fixes #355;
OS/2 installer no logner locks up on splash screen on PS/2 Model 70 and 80, fixes #400.
Fixed several Amstead bugs, GEM no longer crashes on the Amstrad 1640, fixes #391.
Ported John Elliott's Amstrad fixes and improvement from PCem, and fixed the default language so it's correctly Engliish, fixes #278, fixes #389.
Fixed a minor IDE timing bug, fixes #388.
Fixed Toshiba T1000 RAM issues, fixes #379.
Fixed EGA/(S)VGA overscan border handling, fixes #378;
Got rid of the now long useless IDE channel 2 auto-removal, fixes #370;
Fixed the BIOS files used by the AMSTRAD PC1512, fixes #366;
Ported the Unicode CD image file name fix from VARCem, fixes #365;
Fixed high density floppy disks on the Xi8088, fixes #359;
Fixed some bugs in the Hercules emulation, fixes #346, fixes #358;
Fixed the SCSI hard disk mode sense pages, fixes #356;
Removed the AMI Unknown 386SX because of impossibility to identify the chipset, closes #349;
Fixed bugs in the serial mouse emulation, fixes #344;
Compiled 86Box binaries now include all the required .DLL's, fixes #341;
Made some combo boxes in the Settings dialog slightly wider, fixes #276.
2019-09-20 14:02:30 +02:00
|
|
|
#include "cpu.h"
|
2020-03-29 14:24:42 +02:00
|
|
|
#include <86box/mem.h>
|
Added the IBM 5161 ISA expansion for PC and XT;
Cleaned up the parallel port emulation, added IRQ support, and made enabling/disabling per port;
Added the Award 430NX and the Intel Classic/PCI (Alfredo, 420TX);
Finished the 586MC1;
Added 8087 emulation;
Moved Cyrix 6x86'es to the Dev branch;
Sanitized/cleaned up memregs.c/h and intel.c/h;
Split the chipsets from machines and sanitized Port 92 emulation;
Added support for the 15bpp mode to the Compaq ATI 28800;
Moved the MR 386DX and 486 machines to the Dev branch;
Ported the new dynamic recompiler from PCem, but it remains in Dev branch until after v2.00;
Ported the new timer code from PCem;
Cleaned up the CPU table of unused stuff and better optimized its structure;
Ported the Open-XT and Open-AT from VARCem, the Open-AT is in the Dev branch;
Ported the XT MFM controller rewrite and adding of more controllers (incl. two RLL ones), from VARCem;
Added the AHA-1540A and the BusTek BT-542B;
Moved the Sumo SCSI-AT to the Dev branch;
Minor IDE, FDC, and floppy drive code clean-ups;
Made NCR 5380/53C400-based cards' BIOS address configurable;
Got rid of the legacy romset variable;
Unified (video) buffer and buffer32 into one and make the unified buffer 32-bit;
Added the Amstead PPC512 per PCem patch by John Elliott;
Switched memory mapping granularity from 16k to 4k (less than 1k not possible due to internal pages);
Rewrote the CL-GD 54xx blitter, fixes Win-OS/2 on the 54x6 among other thing;
Added the Image Manager 1024 and Professional Graphics Controller per PCem patch by John Elliott and work done on VARCem;
Added Headland HT-216, GC-205 and Video 7 VGA 1024i emulation based on PCem commit;
Implemented the fuction keys for the Toshiba T1000/T1200/T3100 enhancement;
Amstrad MegaPC does now works correctly with non-internal graphics card;
The SLiRP code no longer casts a packed struct type to a non-packed struct type;
The Xi8088 and PB410a no longer hang on 86Box when PS/2 mouse is not present;
The S3 Virge on BeOS is no longer broken (was broken by build #1591);
OS/2 2.0 build 6.167 now sees key presses again;
Xi8088 now work on CGA again;
86F images converted from either the old or new variants of the HxC MFM format now work correctly;
Hardware interrupts with a vector of 0xFF are now handled correctly;
OPTi 495SX boards no longer incorrectly have 64 MB maximum RAM when 32 MB is correct;
Fixed VNC keyboard input bugs;
Fixed AT RTC periodic interrupt - Chicago 58s / 73f / 73g / 81 MIDI play no longer hangs with the build's own VTD driver;
Fixed mouse polling with internal mice - Amstrad and Olivetti mice now work correctly;
Triones ATAPI DMA driver now correctly reads a file at the end of a CD image with a sectors number not divisible by 4;
Compaq Portable now works with all graphics cards;
Fixed various MDSI Genius bugs;
Added segment limit checks and improved page fault checks for several CPU instructions - Memphis 15xx WINSETUP and Chicago 58s WINDISK.CPL no longer issue a GPF, and some S3 drivers that used to have glitches, now work correctly;
Further improved the 808x emulation, also fixes the noticably choppy sound when using 808x CPU's, also fixes #355;
OS/2 installer no logner locks up on splash screen on PS/2 Model 70 and 80, fixes #400.
Fixed several Amstead bugs, GEM no longer crashes on the Amstrad 1640, fixes #391.
Ported John Elliott's Amstrad fixes and improvement from PCem, and fixed the default language so it's correctly Engliish, fixes #278, fixes #389.
Fixed a minor IDE timing bug, fixes #388.
Fixed Toshiba T1000 RAM issues, fixes #379.
Fixed EGA/(S)VGA overscan border handling, fixes #378;
Got rid of the now long useless IDE channel 2 auto-removal, fixes #370;
Fixed the BIOS files used by the AMSTRAD PC1512, fixes #366;
Ported the Unicode CD image file name fix from VARCem, fixes #365;
Fixed high density floppy disks on the Xi8088, fixes #359;
Fixed some bugs in the Hercules emulation, fixes #346, fixes #358;
Fixed the SCSI hard disk mode sense pages, fixes #356;
Removed the AMI Unknown 386SX because of impossibility to identify the chipset, closes #349;
Fixed bugs in the serial mouse emulation, fixes #344;
Compiled 86Box binaries now include all the required .DLL's, fixes #341;
Made some combo boxes in the Settings dialog slightly wider, fixes #276.
2019-09-20 14:02:30 +02:00
|
|
|
|
|
|
|
|
#include "x86.h"
|
|
|
|
|
#include "x86_flags.h"
|
|
|
|
|
#include "386_common.h"
|
|
|
|
|
#include "codegen.h"
|
|
|
|
|
#include "codegen_ir.h"
|
|
|
|
|
#include "codegen_ops.h"
|
|
|
|
|
#include "codegen_ops_arith.h"
|
|
|
|
|
#include "codegen_ops_helpers.h"
|
|
|
|
|
|
|
|
|
|
static inline void get_cf(ir_data_t *ir, int dest_reg)
|
|
|
|
|
{
|
|
|
|
|
uop_CALL_FUNC_RESULT(ir, dest_reg, CF_SET);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint32_t ropADC_AL_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uint8_t imm_data = fastreadb(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
get_cf(ir, IREG_temp0);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_AL);
|
|
|
|
|
uop_ADD_IMM(ir, IREG_AL, IREG_AL, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm_data);
|
|
|
|
|
uop_ADD(ir, IREG_AL, IREG_AL, IREG_temp0_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_AL);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADC_AX_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uint16_t imm_data = fastreadw(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
get_cf(ir, IREG_temp0);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_AX);
|
|
|
|
|
uop_ADD_IMM(ir, IREG_AX, IREG_AX, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm_data);
|
|
|
|
|
uop_ADD(ir, IREG_AX, IREG_AX, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_AX);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 2);
|
|
|
|
|
return op_pc + 2;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADC_EAX_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
fetchdat = fastreadl(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
get_cf(ir, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_EAX);
|
|
|
|
|
uop_ADD_IMM(ir, IREG_EAX, IREG_EAX, fetchdat);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, fetchdat);
|
|
|
|
|
uop_ADD(ir, IREG_EAX, IREG_EAX, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_EAX);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 4);
|
|
|
|
|
return op_pc + 4;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADC_b_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_8(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_B);
|
|
|
|
|
uop_ADD(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_ADD(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp1_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADC_b_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_8(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp1_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_ADD(ir, IREG_temp2_B, IREG_temp0_B, IREG_8(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_temp2_B, IREG_temp2_B, IREG_temp1_B);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp2_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp2_B);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC8);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADC_w_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_16(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_W);
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp1_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADC_w_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_16(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_ADD(ir, IREG_temp2_W, IREG_temp0_W, IREG_16(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_temp2_W, IREG_temp2_W, IREG_temp1_W);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp2_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp2_W);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC16);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADC_l_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_32(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_flags_op2, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_flags_op2);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADC_l_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_32(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_ADD(ir, IREG_temp2, IREG_temp0, IREG_32(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_temp2, IREG_temp2, IREG_temp1);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp2);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp2);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC32);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint32_t ropADD_AL_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uint8_t imm_data = fastreadb(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_AL);
|
|
|
|
|
uop_ADD_IMM(ir, IREG_AL, IREG_AL, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_AL);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADD_AX_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uint16_t imm_data = fastreadw(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_AX);
|
|
|
|
|
uop_ADD_IMM(ir, IREG_AX, IREG_AX, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_AX);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 2);
|
|
|
|
|
return op_pc + 2;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADD_EAX_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_EAX);
|
|
|
|
|
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
LOAD_IMMEDIATE_FROM_RAM_32(block, ir, IREG_temp0, cs + op_pc);
|
|
|
|
|
uop_ADD(ir, IREG_EAX, IREG_EAX, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp0);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
fetchdat = fastreadl(cs + op_pc);
|
|
|
|
|
uop_ADD_IMM(ir, IREG_EAX, IREG_EAX, fetchdat);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, fetchdat);
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 4);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_EAX);
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 4;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADD_b_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_8(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_B);
|
|
|
|
|
uop_ADD(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADD_b_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_8(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_ADD(ir, IREG_temp1_B, IREG_temp0_B, IREG_8(src_reg));
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_B);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD8);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADD_w_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_16(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_W);
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADD_w_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_16(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_ADD(ir, IREG_temp1_W, IREG_temp0_W, IREG_16(src_reg));
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_W);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD16);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADD_l_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_32(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_flags_op2, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_flags_op2);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropADD_l_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_32(src_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_ADD(ir, IREG_temp1, IREG_temp0, IREG_32(src_reg));
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp1);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD32);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint32_t ropCMP_AL_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uint8_t imm_data = fastreadb(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_AL);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res_B, IREG_AL, imm_data);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB8);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropCMP_AX_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uint16_t imm_data = fastreadw(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_AX);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res_W, IREG_AX, imm_data);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 2);
|
|
|
|
|
return op_pc + 2;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropCMP_EAX_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
fetchdat = fastreadl(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_EAX);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res, IREG_EAX, fetchdat);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, fetchdat);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 4);
|
|
|
|
|
return op_pc + 4;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropCMP_b_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_flags_res_B, IREG_8(dest_reg), IREG_8(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_B);
|
|
|
|
|
uop_SUB(ir, IREG_flags_res_B, IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB8);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropCMP_b_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_flags_res_B, IREG_8(dest_reg), IREG_8(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_flags_res_B, IREG_temp0_B, IREG_8(src_reg));
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB8);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropCMP_w_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_flags_res_W, IREG_16(dest_reg), IREG_16(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_W);
|
|
|
|
|
uop_SUB(ir, IREG_flags_res_W, IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropCMP_w_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_flags_res_W, IREG_16(dest_reg), IREG_16(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_flags_res_W, IREG_temp0_W, IREG_16(src_reg));
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropCMP_l_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_flags_res, IREG_32(dest_reg), IREG_32(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp0);
|
|
|
|
|
uop_SUB(ir, IREG_flags_res, IREG_32(dest_reg), IREG_temp0);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropCMP_l_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_flags_res, IREG_32(dest_reg), IREG_32(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_flags_res, IREG_temp0, IREG_32(src_reg));
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint32_t ropSBB_AL_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uint8_t imm_data = fastreadb(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
get_cf(ir, IREG_temp0);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_AL);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_AL, IREG_AL, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm_data);
|
|
|
|
|
uop_SUB(ir, IREG_AL, IREG_AL, IREG_temp0_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_AL);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSBB_AX_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uint16_t imm_data = fastreadw(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
get_cf(ir, IREG_temp0);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_AX);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_AX, IREG_AX, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm_data);
|
|
|
|
|
uop_SUB(ir, IREG_AX, IREG_AX, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_AX);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 2);
|
|
|
|
|
return op_pc + 2;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSBB_EAX_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
fetchdat = fastreadl(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
get_cf(ir, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_EAX);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_EAX, IREG_EAX, fetchdat);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, fetchdat);
|
|
|
|
|
uop_SUB(ir, IREG_EAX, IREG_EAX, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_EAX);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 4);
|
|
|
|
|
return op_pc + 4;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSBB_b_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_8(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_B);
|
|
|
|
|
uop_SUB(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_SUB(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp1_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSBB_b_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_8(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp1_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_SUB(ir, IREG_temp2_B, IREG_temp0_B, IREG_8(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_temp2_B, IREG_temp2_B, IREG_temp1_B);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp2_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp2_B);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC8);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSBB_w_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_16(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_W);
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp1_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSBB_w_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_16(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_SUB(ir, IREG_temp2_W, IREG_temp0_W, IREG_16(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_temp2_W, IREG_temp2_W, IREG_temp1_W);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp2_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp2_W);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC16);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSBB_l_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_32(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_flags_op2, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_flags_op2);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSBB_l_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_32(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_SUB(ir, IREG_temp2, IREG_temp0, IREG_32(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_temp2, IREG_temp2, IREG_temp1);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp2);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp2);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC32);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint32_t ropSUB_AL_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uint8_t imm_data = fastreadb(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_AL);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_AL, IREG_AL, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_AL);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSUB_AX_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uint16_t imm_data = fastreadw(cs + op_pc);
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_AX);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_AX, IREG_AX, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm_data);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_AX);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 2);
|
|
|
|
|
return op_pc + 2;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSUB_EAX_imm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_EAX);
|
|
|
|
|
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
LOAD_IMMEDIATE_FROM_RAM_32(block, ir, IREG_temp0, cs + op_pc);
|
|
|
|
|
uop_SUB(ir, IREG_EAX, IREG_EAX, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp0);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
fetchdat = fastreadl(cs + op_pc);
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 4);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_EAX, IREG_EAX, fetchdat);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, fetchdat);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_EAX);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 4;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSUB_b_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_8(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_B);
|
|
|
|
|
uop_SUB(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSUB_b_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_8(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_SUB(ir, IREG_temp1_B, IREG_temp0_B, IREG_8(src_reg));
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_8(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_B);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB8);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSUB_w_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_16(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_W);
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSUB_w_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_16(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_SUB(ir, IREG_temp1_W, IREG_temp0_W, IREG_16(src_reg));
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_16(src_reg));
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_W);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSUB_l_rm(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_32(src_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_flags_op2, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_flags_op2);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropSUB_l_rmw(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int src_reg = (fetchdat >> 3) & 7;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_32(src_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
uop_SUB(ir, IREG_temp1, IREG_temp0, IREG_32(src_reg));
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_32(src_reg));
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
return op_pc + 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint32_t rop80(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int skip_immediate = 0;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
uint8_t imm = fastreadb(cs + op_pc + 1);
|
|
|
|
|
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
skip_immediate = 1;
|
|
|
|
|
LOAD_IMMEDIATE_FROM_RAM_8(block, ir, IREG_temp0_B, cs+op_pc+1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
switch (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
case 0x00: /*ADD*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_ADD(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_B);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_ADD_IMM(ir, IREG_8(dest_reg), IREG_8(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x08: /*OR*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_OR(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
else
|
|
|
|
|
uop_OR_IMM(ir, IREG_8(dest_reg), IREG_8(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x10: /*ADC*/
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_ADD(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_B);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_ADD_IMM(ir, IREG_8(dest_reg), IREG_8(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_ADD(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp1_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x18: /*SBB*/
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_SUB(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_B);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_SUB_IMM(ir, IREG_8(dest_reg), IREG_8(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_SUB(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp1_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x20: /*AND*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_AND(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
else
|
|
|
|
|
uop_AND_IMM(ir, IREG_8(dest_reg), IREG_8(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x28: /*SUB*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_SUB(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_B);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_SUB_IMM(ir, IREG_8(dest_reg), IREG_8(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x30: /*XOR*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_XOR(ir, IREG_8(dest_reg), IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
else
|
|
|
|
|
uop_XOR_IMM(ir, IREG_8(dest_reg), IREG_8(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x38: /*CMP*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_SUB(ir, IREG_flags_res_B, IREG_8(dest_reg), IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_B);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res_B, IREG_8(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB8);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
uint8_t imm;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
if ((fetchdat & 0x38) == 0x38) /*CMP*/
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
else
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
imm = fastreadb(cs + op_pc + 1);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
|
|
|
|
|
switch (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
case 0x00: /*ADD*/
|
|
|
|
|
uop_ADD_IMM(ir, IREG_temp1_B, IREG_temp0_B, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_B);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x08: /*OR*/
|
|
|
|
|
uop_OR_IMM(ir, IREG_temp0_B, IREG_temp0_B, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp0_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN8);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x10: /*ADC*/
|
|
|
|
|
get_cf(ir, IREG_temp2);
|
|
|
|
|
uop_ADD_IMM(ir, IREG_temp1_B, IREG_temp0_B, imm);
|
|
|
|
|
uop_ADD(ir, IREG_temp1_B, IREG_temp1_B, IREG_temp2_B);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_B);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x18: /*SBB*/
|
|
|
|
|
get_cf(ir, IREG_temp2);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_temp1_B, IREG_temp0_B, imm);
|
|
|
|
|
uop_SUB(ir, IREG_temp1_B, IREG_temp1_B, IREG_temp2_B);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_B);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x20: /*AND*/
|
|
|
|
|
uop_AND_IMM(ir, IREG_temp0_B, IREG_temp0_B, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp0_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN8);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x28: /*SUB*/
|
|
|
|
|
uop_SUB_IMM(ir, IREG_temp1_B, IREG_temp0_B, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB8);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_B);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x30: /*XOR*/
|
|
|
|
|
uop_XOR_IMM(ir, IREG_temp0_B, IREG_temp0_B, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp0_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN8);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x38: /*CMP*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res_B, IREG_temp0_B, imm);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB8);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
if (!skip_immediate)
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc+1, 1);
|
|
|
|
|
return op_pc + 2;
|
|
|
|
|
}
|
|
|
|
|
uint32_t rop81_w(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int skip_immediate = 0;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
uint16_t imm = fastreadw(cs + op_pc + 1);
|
|
|
|
|
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
skip_immediate = 1;
|
|
|
|
|
LOAD_IMMEDIATE_FROM_RAM_16(block, ir, IREG_temp0_W, cs+op_pc+1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
switch (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
case 0x00: /*ADD*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_W);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_ADD_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x08: /*OR*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_OR(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
else
|
|
|
|
|
uop_OR_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x10: /*ADC*/
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_W);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_ADD_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp1_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x18: /*SBB*/
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_W);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_SUB_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp1_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x20: /*AND*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_AND(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
else
|
|
|
|
|
uop_AND_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x28: /*SUB*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_W);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_SUB_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x30: /*XOR*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_XOR(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
else
|
|
|
|
|
uop_XOR_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x38: /*CMP*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_SUB(ir, IREG_flags_res_W, IREG_16(dest_reg), IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp0_W);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res_W, IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
uint16_t imm;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
if ((fetchdat & 0x38) == 0x38) /*CMP*/
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
else
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
imm = fastreadw(cs + op_pc + 1);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
skip_immediate = 1;
|
|
|
|
|
LOAD_IMMEDIATE_FROM_RAM_16(block, ir, IREG_temp2_W, cs+op_pc+1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
switch (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
case 0x00: /*ADD*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_ADD(ir, IREG_temp1_W, IREG_temp0_W, IREG_temp2_W);
|
|
|
|
|
else
|
|
|
|
|
uop_ADD_IMM(ir, IREG_temp1_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp2_W);
|
|
|
|
|
else
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_W);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x08: /*OR*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_OR(ir, IREG_temp0_W, IREG_temp0_W, IREG_temp2_W);
|
|
|
|
|
else
|
|
|
|
|
uop_OR_IMM(ir, IREG_temp0_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x10: /*ADC*/
|
|
|
|
|
get_cf(ir, IREG_temp3);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_ADD(ir, IREG_temp1_W, IREG_temp0_W, IREG_temp2_W);
|
|
|
|
|
else
|
|
|
|
|
uop_ADD_IMM(ir, IREG_temp1_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_ADD(ir, IREG_temp1_W, IREG_temp1_W, IREG_temp3_W);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp2_W);
|
|
|
|
|
else
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_W);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x18: /*SBB*/
|
|
|
|
|
get_cf(ir, IREG_temp3);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_SUB(ir, IREG_temp1_W, IREG_temp0_W, IREG_temp2_W);
|
|
|
|
|
else
|
|
|
|
|
uop_SUB_IMM(ir, IREG_temp1_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_SUB(ir, IREG_temp1_W, IREG_temp1_W, IREG_temp3_W);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp2_W);
|
|
|
|
|
else
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_W);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x20: /*AND*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_AND(ir, IREG_temp0_W, IREG_temp0_W, IREG_temp2_W);
|
|
|
|
|
else
|
|
|
|
|
uop_AND_IMM(ir, IREG_temp0_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x28: /*SUB*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_SUB(ir, IREG_temp1_W, IREG_temp0_W, IREG_temp2_W);
|
|
|
|
|
else
|
|
|
|
|
uop_SUB_IMM(ir, IREG_temp1_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp2_W);
|
|
|
|
|
else
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_W);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x30: /*XOR*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_XOR(ir, IREG_temp0_W, IREG_temp0_W, IREG_temp2_W);
|
|
|
|
|
else
|
|
|
|
|
uop_XOR_IMM(ir, IREG_temp0_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x38: /*CMP*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op2, IREG_temp2_W);
|
|
|
|
|
uop_SUB(ir, IREG_flags_res_W, IREG_temp0_W, IREG_temp2_W);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res_W, IREG_temp0_W, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
if (!skip_immediate)
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc+1, 2);
|
|
|
|
|
return op_pc + 3;
|
|
|
|
|
}
|
|
|
|
|
uint32_t rop81_l(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
int skip_immediate = 0;
|
|
|
|
|
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
uint32_t imm = fastreadl(cs + op_pc + 1);
|
|
|
|
|
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
skip_immediate = 1;
|
|
|
|
|
LOAD_IMMEDIATE_FROM_RAM_32(block, ir, IREG_temp0, cs+op_pc+1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
switch (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
case 0x00: /*ADD*/
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp0);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_ADD_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x08: /*OR*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_OR(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp0);
|
|
|
|
|
else
|
|
|
|
|
uop_OR_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x10: /*ADC*/
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp0);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_ADD_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x18: /*SBB*/
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp0);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_SUB_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x20: /*AND*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_AND(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp0);
|
|
|
|
|
else
|
|
|
|
|
uop_AND_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x28: /*SUB*/
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp0);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_SUB_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x30: /*XOR*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_XOR(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp0);
|
|
|
|
|
else
|
|
|
|
|
uop_XOR_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x38: /*CMP*/
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_SUB(ir, IREG_flags_res, IREG_32(dest_reg), IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp0);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res, IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
uint32_t imm;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
if ((fetchdat & 0x38) == 0x38) /*CMP*/
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
else
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
imm = fastreadl(cs + op_pc + 1);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
skip_immediate = 1;
|
|
|
|
|
LOAD_IMMEDIATE_FROM_RAM_32(block, ir, IREG_temp2, cs+op_pc+1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
switch (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
case 0x00: /*ADD*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_ADD(ir, IREG_temp1, IREG_temp0, IREG_temp2);
|
|
|
|
|
else
|
|
|
|
|
uop_ADD_IMM(ir, IREG_temp1, IREG_temp0, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp2);
|
|
|
|
|
else
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp1);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x08: /*OR*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_OR(ir, IREG_temp0, IREG_temp0, IREG_temp2);
|
|
|
|
|
else
|
|
|
|
|
uop_OR_IMM(ir, IREG_temp0, IREG_temp0, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x10: /*ADC*/
|
|
|
|
|
get_cf(ir, IREG_temp3);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_ADD(ir, IREG_temp1, IREG_temp0, IREG_temp2);
|
|
|
|
|
else
|
|
|
|
|
uop_ADD_IMM(ir, IREG_temp1, IREG_temp0, imm);
|
|
|
|
|
uop_ADD(ir, IREG_temp1, IREG_temp1, IREG_temp3);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp2);
|
|
|
|
|
else
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp1);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x18: /*SBB*/
|
|
|
|
|
get_cf(ir, IREG_temp3);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_SUB(ir, IREG_temp1, IREG_temp0, IREG_temp2);
|
|
|
|
|
else
|
|
|
|
|
uop_SUB_IMM(ir, IREG_temp1, IREG_temp0, imm);
|
|
|
|
|
uop_SUB(ir, IREG_temp1, IREG_temp1, IREG_temp3);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp2);
|
|
|
|
|
else
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp1);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x20: /*AND*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_AND(ir, IREG_temp0, IREG_temp0, IREG_temp2);
|
|
|
|
|
else
|
|
|
|
|
uop_AND_IMM(ir, IREG_temp0, IREG_temp0, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x28: /*SUB*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_SUB(ir, IREG_temp1, IREG_temp0, IREG_temp2);
|
|
|
|
|
else
|
|
|
|
|
uop_SUB_IMM(ir, IREG_temp1, IREG_temp0, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp2);
|
|
|
|
|
else
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp1);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x30: /*XOR*/
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
uop_XOR(ir, IREG_temp0, IREG_temp0, IREG_temp2);
|
|
|
|
|
else
|
|
|
|
|
uop_XOR_IMM(ir, IREG_temp0, IREG_temp0, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x38: /*CMP*/
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
if (block->flags & CODEBLOCK_NO_IMMEDIATES)
|
|
|
|
|
{
|
|
|
|
|
uop_MOV(ir, IREG_flags_op2, IREG_temp2);
|
|
|
|
|
uop_SUB(ir, IREG_flags_res, IREG_temp0, IREG_temp2);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res, IREG_temp0, imm);
|
|
|
|
|
}
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
if (!skip_immediate)
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc+1, 4);
|
|
|
|
|
return op_pc + 5;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint32_t rop83_w(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
uint16_t imm = (int16_t)(int8_t)fastreadb(cs + op_pc + 1);
|
|
|
|
|
|
|
|
|
|
switch (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
case 0x00: /*ADD*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_ADD_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x08: /*OR*/
|
|
|
|
|
uop_OR_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x10: /*ADC*/
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_ADD_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_ADD(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp1_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x18: /*SBB*/
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_SUB_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_SUB(ir, IREG_16(dest_reg), IREG_16(dest_reg), IREG_temp1_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x20: /*AND*/
|
|
|
|
|
uop_AND_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x28: /*SUB*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_SUB_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x30: /*XOR*/
|
|
|
|
|
uop_XOR_IMM(ir, IREG_16(dest_reg), IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x38: /*CMP*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(dest_reg));
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res_W, IREG_16(dest_reg), imm);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
uint16_t imm;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
if ((fetchdat & 0x38) == 0x38) /*CMP*/
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
else
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
imm = (int16_t)(int8_t)fastreadb(cs + op_pc + 1);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_W, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
|
|
|
|
|
switch (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
case 0x00: /*ADD*/
|
|
|
|
|
uop_ADD_IMM(ir, IREG_temp1_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_W);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x08: /*OR*/
|
|
|
|
|
uop_OR_IMM(ir, IREG_temp0_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x10: /*ADC*/
|
|
|
|
|
get_cf(ir, IREG_temp2);
|
|
|
|
|
uop_ADD_IMM(ir, IREG_temp1_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_ADD(ir, IREG_temp1_W, IREG_temp1_W, IREG_temp2_W);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_W);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x18: /*SBB*/
|
|
|
|
|
get_cf(ir, IREG_temp2);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_temp1_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_SUB(ir, IREG_temp1_W, IREG_temp1_W, IREG_temp2_W);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_W);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x20: /*AND*/
|
|
|
|
|
uop_AND_IMM(ir, IREG_temp0_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x28: /*SUB*/
|
|
|
|
|
uop_SUB_IMM(ir, IREG_temp1_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_W);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x30: /*XOR*/
|
|
|
|
|
uop_XOR_IMM(ir, IREG_temp0_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0_W);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x38: /*CMP*/
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res_W, IREG_temp0_W, imm);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_flags_res_W);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc+1, 1);
|
|
|
|
|
return op_pc + 2;
|
|
|
|
|
}
|
|
|
|
|
uint32_t rop83_l(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
int dest_reg = fetchdat & 7;
|
|
|
|
|
uint32_t imm = (int32_t)(int8_t)fastreadb(cs + op_pc + 1);
|
|
|
|
|
|
|
|
|
|
switch (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
case 0x00: /*ADD*/
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_ADD_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x08: /*OR*/
|
|
|
|
|
uop_OR_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x10: /*ADC*/
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_ADD_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_ADD(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x18: /*SBB*/
|
|
|
|
|
get_cf(ir, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_SUB_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_SUB(ir, IREG_32(dest_reg), IREG_32(dest_reg), IREG_temp1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x20: /*AND*/
|
|
|
|
|
uop_AND_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x28: /*SUB*/
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_SUB_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x30: /*XOR*/
|
|
|
|
|
uop_XOR_IMM(ir, IREG_32(dest_reg), IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(dest_reg));
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x38: /*CMP*/
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(dest_reg));
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res, IREG_32(dest_reg), imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
uint32_t imm;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
if ((fetchdat & 0x38) == 0x38) /*CMP*/
|
|
|
|
|
codegen_check_seg_read(block, ir, target_seg);
|
|
|
|
|
else
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
imm = (int32_t)(int8_t)fastreadb(cs + op_pc + 1);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
|
|
|
|
|
switch (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
case 0x00: /*ADD*/
|
|
|
|
|
uop_ADD_IMM(ir, IREG_temp1, IREG_temp0, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADD32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp1);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x08: /*OR*/
|
|
|
|
|
uop_OR_IMM(ir, IREG_temp0, IREG_temp0, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x10: /*ADC*/
|
|
|
|
|
get_cf(ir, IREG_temp2);
|
|
|
|
|
uop_ADD_IMM(ir, IREG_temp1, IREG_temp0, imm);
|
|
|
|
|
uop_ADD(ir, IREG_temp1, IREG_temp1, IREG_temp2);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ADC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp1);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x18: /*SBB*/
|
|
|
|
|
get_cf(ir, IREG_temp2);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_temp1, IREG_temp0, imm);
|
|
|
|
|
uop_SUB(ir, IREG_temp1, IREG_temp1, IREG_temp2);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SBC32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp1);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x20: /*AND*/
|
|
|
|
|
uop_AND_IMM(ir, IREG_temp0, IREG_temp0, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x28: /*SUB*/
|
|
|
|
|
uop_SUB_IMM(ir, IREG_temp1, IREG_temp0, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp1);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x30: /*XOR*/
|
|
|
|
|
uop_XOR_IMM(ir, IREG_temp0, IREG_temp0, imm);
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp0);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_ZN32);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x38: /*CMP*/
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_temp0);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, imm);
|
|
|
|
|
uop_SUB_IMM(ir, IREG_flags_res, IREG_temp0, imm);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_SUB32);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc+1, 1);
|
|
|
|
|
return op_pc + 2;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void rebuild_c(ir_data_t *ir)
|
|
|
|
|
{
|
|
|
|
|
int needs_rebuild = 1;
|
|
|
|
|
|
|
|
|
|
if (codegen_flags_changed)
|
|
|
|
|
{
|
|
|
|
|
switch (cpu_state.flags_op)
|
|
|
|
|
{
|
|
|
|
|
case FLAGS_INC8: case FLAGS_INC16: case FLAGS_INC32:
|
|
|
|
|
case FLAGS_DEC8: case FLAGS_DEC16: case FLAGS_DEC32:
|
|
|
|
|
needs_rebuild = 0;
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (needs_rebuild)
|
|
|
|
|
{
|
|
|
|
|
uop_CALL_FUNC(ir, flags_rebuild_c);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint32_t ropINC_r16(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
rebuild_c(ir);
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(opcode & 7));
|
|
|
|
|
uop_ADD_IMM(ir, IREG_16(opcode & 7), IREG_16(opcode & 7), 1);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(opcode & 7));
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, 1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_INC16);
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
|
|
|
|
|
return op_pc;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropINC_r32(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
rebuild_c(ir);
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(opcode & 7));
|
|
|
|
|
uop_ADD_IMM(ir, IREG_32(opcode & 7), IREG_32(opcode & 7), 1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(opcode & 7));
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, 1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_INC32);
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
|
|
|
|
|
return op_pc;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint32_t ropDEC_r16(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
rebuild_c(ir);
|
|
|
|
|
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_16(opcode & 7));
|
|
|
|
|
uop_SUB_IMM(ir, IREG_16(opcode & 7), IREG_16(opcode & 7), 1);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_16(opcode & 7));
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, 1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_DEC16);
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
|
|
|
|
|
return op_pc;
|
|
|
|
|
}
|
|
|
|
|
uint32_t ropDEC_r32(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
rebuild_c(ir);
|
|
|
|
|
|
|
|
|
|
uop_MOV(ir, IREG_flags_op1, IREG_32(opcode & 7));
|
|
|
|
|
uop_SUB_IMM(ir, IREG_32(opcode & 7), IREG_32(opcode & 7), 1);
|
|
|
|
|
uop_MOV(ir, IREG_flags_res, IREG_32(opcode & 7));
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, 1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_DEC32);
|
|
|
|
|
codegen_flags_changed = 1;
|
|
|
|
|
|
|
|
|
|
return op_pc;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint32_t ropINCDEC(codeblock_t *block, ir_data_t *ir, uint8_t opcode, uint32_t fetchdat, uint32_t op_32, uint32_t op_pc)
|
|
|
|
|
{
|
|
|
|
|
codegen_mark_code_present(block, cs+op_pc, 1);
|
|
|
|
|
rebuild_c(ir);
|
|
|
|
|
|
|
|
|
|
if ((fetchdat & 0xc0) == 0xc0)
|
|
|
|
|
{
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_8(fetchdat & 7));
|
|
|
|
|
if (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
uop_SUB_IMM(ir, IREG_8(fetchdat & 7), IREG_8(fetchdat & 7), 1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_DEC8);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_ADD_IMM(ir, IREG_8(fetchdat & 7), IREG_8(fetchdat & 7), 1);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_INC8);
|
|
|
|
|
}
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_8(fetchdat & 7));
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, 1);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
x86seg *target_seg;
|
|
|
|
|
|
|
|
|
|
uop_MOV_IMM(ir, IREG_oldpc, cpu_state.oldpc);
|
|
|
|
|
target_seg = codegen_generate_ea(ir, op_ea_seg, fetchdat, op_ssegs, &op_pc, op_32, 0);
|
|
|
|
|
codegen_check_seg_write(block, ir, target_seg);
|
|
|
|
|
uop_MEM_LOAD_REG(ir, IREG_temp0_B, ireg_seg_base(target_seg), IREG_eaaddr);
|
|
|
|
|
|
|
|
|
|
if (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
uop_SUB_IMM(ir, IREG_temp1_B, IREG_temp0_B, 1);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_ADD_IMM(ir, IREG_temp1_B, IREG_temp0_B, 1);
|
|
|
|
|
}
|
|
|
|
|
uop_MEM_STORE_REG(ir, ireg_seg_base(target_seg), IREG_eaaddr, IREG_temp1_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_op1, IREG_temp0_B);
|
|
|
|
|
uop_MOVZX(ir, IREG_flags_res, IREG_temp1_B);
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op2, 1);
|
|
|
|
|
if (fetchdat & 0x38)
|
|
|
|
|
{
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_DEC8);
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
uop_MOV_IMM(ir, IREG_flags_op, FLAGS_INC8);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return op_pc+1;
|
|
|
|
|
}
|