2017-05-30 03:38:38 +02:00
|
|
|
/*
|
2018-04-25 23:51:13 +02:00
|
|
|
* VARCem Virtual ARchaeological Computer EMulator.
|
|
|
|
|
* An emulator of (mostly) x86-based PC systems and devices,
|
|
|
|
|
* using the ISA,EISA,VLB,MCA and PCI system buses, roughly
|
|
|
|
|
* spanning the era between 1981 and 1995.
|
2017-05-30 03:38:38 +02:00
|
|
|
*
|
2018-04-25 23:51:13 +02:00
|
|
|
* This file is part of the VARCem Project.
|
2017-05-30 03:38:38 +02:00
|
|
|
*
|
|
|
|
|
* Implementation of the Intel DMA controllers.
|
|
|
|
|
*
|
2019-02-11 01:33:15 +01:00
|
|
|
* Version: @(#)dma.c 1.0.5 2019/02/07
|
2017-05-30 03:38:38 +02:00
|
|
|
*
|
2018-04-25 23:51:13 +02:00
|
|
|
* Authors: Fred N. van Kempen, <decwiz@yahoo.com>
|
2017-05-30 03:38:38 +02:00
|
|
|
* Miran Grca, <mgrca8@gmail.com>
|
2018-04-25 23:51:13 +02:00
|
|
|
* Sarah Walker, <tommowalker@tommowalker.co.uk>
|
2017-10-17 01:59:09 -04:00
|
|
|
*
|
2018-04-25 23:51:13 +02:00
|
|
|
* Copyright 2017,2018 Fred N. van Kempen.
|
|
|
|
|
* Copyright 2016-2018 Miran Grca.
|
|
|
|
|
* Copyright 2008-2018 Sarah Walker.
|
|
|
|
|
*
|
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
|
* (at your option) any later version.
|
|
|
|
|
*
|
|
|
|
|
* This program is distributed in the hope that it will be useful, but
|
|
|
|
|
* WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
|
* General Public License for more details.
|
|
|
|
|
*
|
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
|
* along with this program; if not, write to the:
|
|
|
|
|
*
|
|
|
|
|
* Free Software Foundation, Inc.
|
|
|
|
|
* 59 Temple Place - Suite 330
|
|
|
|
|
* Boston, MA 02111-1307
|
|
|
|
|
* USA.
|
2017-05-30 03:38:38 +02:00
|
|
|
*/
|
2017-09-25 04:31:20 -04:00
|
|
|
#include <stdio.h>
|
|
|
|
|
#include <stdint.h>
|
|
|
|
|
#include <string.h>
|
|
|
|
|
#include <wchar.h>
|
2017-10-17 01:59:09 -04:00
|
|
|
#include "86box.h"
|
2017-11-05 01:57:04 -05:00
|
|
|
#include "cpu/cpu.h"
|
2017-08-27 04:33:47 +01:00
|
|
|
#include "cpu/x86.h"
|
2017-11-02 02:28:00 -05:00
|
|
|
#include "machine/machine.h"
|
2018-03-11 18:26:44 +01:00
|
|
|
#include "mca.h"
|
2016-06-26 00:34:39 +02:00
|
|
|
#include "mem.h"
|
2017-05-06 17:48:33 +02:00
|
|
|
#include "io.h"
|
|
|
|
|
#include "dma.h"
|
|
|
|
|
|
2016-06-26 00:34:39 +02:00
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
dma_t dma[8];
|
2016-06-26 00:34:39 +02:00
|
|
|
|
2017-05-29 01:18:32 +02:00
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
static uint8_t dmaregs[16];
|
|
|
|
|
static uint8_t dma16regs[16];
|
|
|
|
|
static uint8_t dmapages[16];
|
|
|
|
|
static int dma_wp,
|
|
|
|
|
dma16_wp;
|
|
|
|
|
static uint8_t dma_m;
|
|
|
|
|
static uint8_t dma_stat;
|
|
|
|
|
static uint8_t dma_stat_rq;
|
|
|
|
|
static uint8_t dma_command,
|
|
|
|
|
dma16_command;
|
|
|
|
|
static struct {
|
|
|
|
|
int xfr_command,
|
|
|
|
|
xfr_channel;
|
|
|
|
|
int byte_ptr;
|
2018-03-11 18:26:44 +01:00
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
int is_ps2;
|
2018-03-11 18:26:44 +01:00
|
|
|
} dma_ps2;
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
#define DMA_PS2_IOA (1 << 0)
|
|
|
|
|
#define DMA_PS2_XFER_MEM_TO_IO (1 << 2)
|
|
|
|
|
#define DMA_PS2_XFER_IO_TO_MEM (3 << 2)
|
|
|
|
|
#define DMA_PS2_XFER_MASK (3 << 2)
|
|
|
|
|
#define DMA_PS2_DEC2 (1 << 4)
|
|
|
|
|
#define DMA_PS2_SIZE16 (1 << 6)
|
|
|
|
|
|
2018-03-11 18:26:44 +01:00
|
|
|
|
|
|
|
|
static void dma_ps2_run(int channel);
|
2017-05-06 17:48:33 +02:00
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
static uint8_t
|
|
|
|
|
dma_read(uint16_t addr, void *priv)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
int channel = (addr >> 1) & 3;
|
|
|
|
|
uint8_t temp;
|
|
|
|
|
|
|
|
|
|
switch (addr & 0xf) {
|
|
|
|
|
case 0:
|
|
|
|
|
case 2:
|
|
|
|
|
case 4:
|
|
|
|
|
case 6: /*Address registers*/
|
|
|
|
|
dma_wp ^= 1;
|
|
|
|
|
if (dma_wp)
|
|
|
|
|
return(dma[channel].ac & 0xff);
|
|
|
|
|
return((dma[channel].ac >> 8) & 0xff);
|
|
|
|
|
|
|
|
|
|
case 1:
|
|
|
|
|
case 3:
|
|
|
|
|
case 5:
|
|
|
|
|
case 7: /*Count registers*/
|
|
|
|
|
dma_wp ^= 1;
|
|
|
|
|
if (dma_wp)
|
|
|
|
|
temp = dma[channel].cc & 0xff;
|
|
|
|
|
else
|
|
|
|
|
temp = dma[channel].cc >> 8;
|
|
|
|
|
return(temp);
|
|
|
|
|
|
|
|
|
|
case 8: /*Status register*/
|
|
|
|
|
temp = dma_stat & 0xf;
|
|
|
|
|
dma_stat &= ~0xf;
|
|
|
|
|
return(temp);
|
|
|
|
|
|
|
|
|
|
case 0xd:
|
|
|
|
|
return(0);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return(dmaregs[addr & 0xf]);
|
2016-06-26 00:34:39 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
dma_write(uint16_t addr, uint8_t val, void *priv)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
int channel = (addr >> 1) & 3;
|
|
|
|
|
|
|
|
|
|
dmaregs[addr & 0xf] = val;
|
|
|
|
|
switch (addr & 0xf) {
|
|
|
|
|
case 0:
|
|
|
|
|
case 2:
|
|
|
|
|
case 4:
|
|
|
|
|
case 6: /*Address registers*/
|
|
|
|
|
dma_wp ^= 1;
|
|
|
|
|
if (dma_wp)
|
|
|
|
|
dma[channel].ab = (dma[channel].ab & 0xffff00) | val;
|
|
|
|
|
else
|
|
|
|
|
dma[channel].ab = (dma[channel].ab & 0xff00ff) | (val << 8);
|
|
|
|
|
dma[channel].ac = dma[channel].ab;
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 1:
|
|
|
|
|
case 3:
|
|
|
|
|
case 5:
|
|
|
|
|
case 7: /*Count registers*/
|
|
|
|
|
dma_wp ^= 1;
|
|
|
|
|
if (dma_wp)
|
|
|
|
|
dma[channel].cb = (dma[channel].cb & 0xff00) | val;
|
|
|
|
|
else
|
|
|
|
|
dma[channel].cb = (dma[channel].cb & 0x00ff) | (val << 8);
|
|
|
|
|
dma[channel].cc = dma[channel].cb;
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 8: /*Control register*/
|
|
|
|
|
dma_command = val;
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 0xa: /*Mask*/
|
|
|
|
|
if (val & 4)
|
|
|
|
|
dma_m |= (1 << (val & 3));
|
|
|
|
|
else
|
|
|
|
|
dma_m &= ~(1 << (val & 3));
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 0xb: /*Mode*/
|
|
|
|
|
channel = (val & 3);
|
|
|
|
|
dma[channel].mode = val;
|
|
|
|
|
if (dma_ps2.is_ps2) {
|
|
|
|
|
dma[channel].ps2_mode &= ~0x1c;
|
|
|
|
|
if (val & 0x20)
|
|
|
|
|
dma[channel].ps2_mode |= 0x10;
|
|
|
|
|
if ((val & 0xc) == 8)
|
|
|
|
|
dma[channel].ps2_mode |= 4;
|
|
|
|
|
else if ((val & 0xc) == 4)
|
|
|
|
|
dma[channel].ps2_mode |= 0xc;
|
|
|
|
|
}
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 0xc: /*Clear FF*/
|
|
|
|
|
dma_wp = 0;
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 0xd: /*Master clear*/
|
|
|
|
|
dma_wp = 0;
|
|
|
|
|
dma_m |= 0xf;
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 0xf: /*Mask write*/
|
|
|
|
|
dma_m = (dma_m & 0xf0) | (val & 0xf);
|
|
|
|
|
return;
|
|
|
|
|
}
|
2016-06-26 00:34:39 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
static uint8_t
|
|
|
|
|
dma_ps2_read(uint16_t addr, void *priv)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
dma_t *dma_c = &dma[dma_ps2.xfr_channel];
|
|
|
|
|
uint8_t temp = 0xff;
|
|
|
|
|
|
|
|
|
|
switch (addr) {
|
|
|
|
|
case 0x1a:
|
|
|
|
|
switch (dma_ps2.xfr_command) {
|
|
|
|
|
case 2: /*Address*/
|
|
|
|
|
case 3:
|
|
|
|
|
switch (dma_ps2.byte_ptr) {
|
|
|
|
|
case 0:
|
|
|
|
|
temp = dma_c->ac & 0xff;
|
|
|
|
|
dma_ps2.byte_ptr = 1;
|
|
|
|
|
break;
|
|
|
|
|
case 1:
|
|
|
|
|
temp = (dma_c->ac >> 8) & 0xff;
|
|
|
|
|
dma_ps2.byte_ptr = 2;
|
|
|
|
|
break;
|
|
|
|
|
case 2:
|
|
|
|
|
temp = (dma_c->ac >> 16) & 0xff;
|
|
|
|
|
dma_ps2.byte_ptr = 0;
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 4: /*Count*/
|
|
|
|
|
case 5:
|
|
|
|
|
if (dma_ps2.byte_ptr)
|
|
|
|
|
temp = dma_c->cc >> 8;
|
|
|
|
|
else
|
|
|
|
|
temp = dma_c->cc & 0xff;
|
|
|
|
|
dma_ps2.byte_ptr = (dma_ps2.byte_ptr + 1) & 1;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 6: /*Read DMA status*/
|
|
|
|
|
if (dma_ps2.byte_ptr) {
|
|
|
|
|
temp = ((dma_stat_rq & 0xf0) >> 4) | (dma_stat & 0xf0);
|
|
|
|
|
dma_stat &= ~0xf0;
|
|
|
|
|
dma_stat_rq &= ~0xf0;
|
|
|
|
|
} else {
|
|
|
|
|
temp = (dma_stat_rq & 0xf) | ((dma_stat & 0xf) << 4);
|
|
|
|
|
dma_stat &= ~0xf;
|
|
|
|
|
dma_stat_rq &= ~0xf;
|
|
|
|
|
}
|
|
|
|
|
dma_ps2.byte_ptr = (dma_ps2.byte_ptr + 1) & 1;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 7: /*Mode*/
|
|
|
|
|
temp = dma_c->ps2_mode;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 8: /*Arbitration Level*/
|
|
|
|
|
temp = dma_c->arb_level;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
fatal("Bad XFR Read command %i channel %i\n", dma_ps2.xfr_command, dma_ps2.xfr_channel);
|
|
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return(temp);
|
2016-06-26 00:34:39 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
dma_ps2_write(uint16_t addr, uint8_t val, void *priv)
|
2017-05-05 01:49:42 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
dma_t *dma_c = &dma[dma_ps2.xfr_channel];
|
|
|
|
|
uint8_t mode;
|
|
|
|
|
|
|
|
|
|
switch (addr) {
|
|
|
|
|
case 0x18:
|
|
|
|
|
dma_ps2.xfr_channel = val & 0x7;
|
|
|
|
|
dma_ps2.xfr_command = val >> 4;
|
|
|
|
|
dma_ps2.byte_ptr = 0;
|
|
|
|
|
switch (dma_ps2.xfr_command) {
|
|
|
|
|
case 9: /*Set DMA mask*/
|
|
|
|
|
dma_m |= (1 << dma_ps2.xfr_channel);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0xa: /*Reset DMA mask*/
|
|
|
|
|
dma_m &= ~(1 << dma_ps2.xfr_channel);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0xb:
|
|
|
|
|
if (!(dma_m & (1 << dma_ps2.xfr_channel)))
|
|
|
|
|
dma_ps2_run(dma_ps2.xfr_channel);
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x1a:
|
|
|
|
|
switch (dma_ps2.xfr_command) {
|
|
|
|
|
case 0: /*I/O address*/
|
|
|
|
|
if (dma_ps2.byte_ptr)
|
|
|
|
|
dma_c->io_addr = (dma_c->io_addr & 0x00ff) | (val << 8);
|
|
|
|
|
else
|
|
|
|
|
dma_c->io_addr = (dma_c->io_addr & 0xff00) | val;
|
|
|
|
|
dma_ps2.byte_ptr = (dma_ps2.byte_ptr + 1) & 1;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 2: /*Address*/
|
|
|
|
|
switch (dma_ps2.byte_ptr) {
|
|
|
|
|
case 0:
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0xffff00) | val;
|
|
|
|
|
dma_ps2.byte_ptr = 1;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 1:
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0xff00ff) | (val << 8);
|
|
|
|
|
dma_ps2.byte_ptr = 2;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 2:
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0x00ffff) | (val << 16);
|
|
|
|
|
dma_ps2.byte_ptr = 0;
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
dma_c->ab = dma_c->ac;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 4: /*Count*/
|
|
|
|
|
if (dma_ps2.byte_ptr)
|
|
|
|
|
dma_c->cc = (dma_c->cc & 0xff) | (val << 8);
|
|
|
|
|
else
|
|
|
|
|
dma_c->cc = (dma_c->cc & 0xff00) | val;
|
|
|
|
|
dma_ps2.byte_ptr = (dma_ps2.byte_ptr + 1) & 1;
|
|
|
|
|
dma_c->cb = dma_c->cc;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 7: /*Mode register*/
|
|
|
|
|
mode = 0;
|
|
|
|
|
if (val & DMA_PS2_DEC2)
|
|
|
|
|
mode |= 0x20;
|
|
|
|
|
if ((val & DMA_PS2_XFER_MASK) == DMA_PS2_XFER_MEM_TO_IO)
|
|
|
|
|
mode |= 8;
|
|
|
|
|
else if ((val & DMA_PS2_XFER_MASK) == DMA_PS2_XFER_IO_TO_MEM)
|
|
|
|
|
mode |= 4;
|
|
|
|
|
dma_c->mode = (dma_c->mode & ~0x2c) | mode;
|
|
|
|
|
dma_c->ps2_mode = val;
|
|
|
|
|
dma_c->size = val & DMA_PS2_SIZE16;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 8: /*Arbitration Level*/
|
|
|
|
|
dma_c->arb_level = val;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
fatal("Bad XFR command %i channel %i val %02x\n", dma_ps2.xfr_command, dma_ps2.xfr_channel, val);
|
|
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
}
|
2017-05-05 01:49:42 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
static uint8_t
|
|
|
|
|
dma16_read(uint16_t addr, void *priv)
|
2017-05-05 01:49:42 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
int channel = ((addr >> 2) & 3) + 4;
|
|
|
|
|
uint8_t temp;
|
|
|
|
|
|
|
|
|
|
addr >>= 1;
|
|
|
|
|
switch (addr & 0xf) {
|
|
|
|
|
case 0:
|
|
|
|
|
case 2:
|
|
|
|
|
case 4:
|
|
|
|
|
case 6: /*Address registers*/
|
|
|
|
|
dma16_wp ^= 1;
|
|
|
|
|
if (dma_ps2.is_ps2) {
|
|
|
|
|
if (dma16_wp)
|
|
|
|
|
return(dma[channel].ac);
|
|
|
|
|
return((dma[channel].ac >> 8) & 0xff);
|
|
|
|
|
}
|
|
|
|
|
if (dma16_wp)
|
|
|
|
|
return((dma[channel].ac >> 1) & 0xff);
|
|
|
|
|
return((dma[channel].ac >> 9) & 0xff);
|
|
|
|
|
|
|
|
|
|
case 1:
|
|
|
|
|
case 3:
|
|
|
|
|
case 5:
|
|
|
|
|
case 7: /*Count registers*/
|
|
|
|
|
dma16_wp ^= 1;
|
|
|
|
|
if (dma16_wp)
|
|
|
|
|
temp = dma[channel].cc & 0xff;
|
|
|
|
|
else
|
|
|
|
|
temp = dma[channel].cc >> 8;
|
|
|
|
|
return(temp);
|
|
|
|
|
|
|
|
|
|
case 8: /*Status register*/
|
|
|
|
|
temp = dma_stat >> 4;
|
|
|
|
|
dma_stat &= ~0xf0;
|
|
|
|
|
return(temp);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return(dma16regs[addr & 0xf]);
|
2017-05-05 01:49:42 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
dma16_write(uint16_t addr, uint8_t val, void *priv)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
int channel = ((addr >> 2) & 3) + 4;
|
|
|
|
|
addr >>= 1;
|
|
|
|
|
|
|
|
|
|
dma16regs[addr & 0xf] = val;
|
|
|
|
|
switch (addr & 0xf) {
|
|
|
|
|
case 0:
|
|
|
|
|
case 2:
|
|
|
|
|
case 4:
|
|
|
|
|
case 6: /*Address registers*/
|
|
|
|
|
dma16_wp ^= 1;
|
|
|
|
|
if (dma_ps2.is_ps2) {
|
|
|
|
|
if (dma16_wp)
|
|
|
|
|
dma[channel].ab = (dma[channel].ab & 0xffff00) | val;
|
|
|
|
|
else
|
|
|
|
|
dma[channel].ab = (dma[channel].ab & 0xff00ff) | (val << 8);
|
|
|
|
|
} else {
|
|
|
|
|
if (dma16_wp)
|
|
|
|
|
dma[channel].ab = (dma[channel].ab & 0xfffe00) | (val << 1);
|
|
|
|
|
else
|
|
|
|
|
dma[channel].ab = (dma[channel].ab & 0xfe01ff) | (val << 9);
|
|
|
|
|
}
|
|
|
|
|
dma[channel].ac = dma[channel].ab;
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 1:
|
|
|
|
|
case 3:
|
|
|
|
|
case 5:
|
|
|
|
|
case 7: /*Count registers*/
|
|
|
|
|
dma16_wp ^= 1;
|
|
|
|
|
if (dma16_wp)
|
|
|
|
|
dma[channel].cb = (dma[channel].cb & 0xff00) | val;
|
|
|
|
|
else
|
|
|
|
|
dma[channel].cb = (dma[channel].cb & 0x00ff) | (val << 8);
|
|
|
|
|
dma[channel].cc = dma[channel].cb;
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 8: /*Control register*/
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 0xa: /*Mask*/
|
|
|
|
|
if (val & 4)
|
|
|
|
|
dma_m |= (0x10 << (val & 3));
|
|
|
|
|
else
|
|
|
|
|
dma_m &= ~(0x10 << (val & 3));
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 0xb: /*Mode*/
|
|
|
|
|
channel = (val & 3) + 4;
|
|
|
|
|
dma[channel].mode = val;
|
|
|
|
|
if (dma_ps2.is_ps2) {
|
|
|
|
|
dma[channel].ps2_mode &= ~0x1c;
|
|
|
|
|
if (val & 0x20)
|
|
|
|
|
dma[channel].ps2_mode |= 0x10;
|
|
|
|
|
if ((val & 0xc) == 8)
|
|
|
|
|
dma[channel].ps2_mode |= 4;
|
|
|
|
|
else if ((val & 0xc) == 4)
|
|
|
|
|
dma[channel].ps2_mode |= 0xc;
|
|
|
|
|
}
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 0xc: /*Clear FF*/
|
|
|
|
|
dma16_wp = 0;
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 0xd: /*Master clear*/
|
|
|
|
|
dma16_wp = 0;
|
|
|
|
|
dma_m |= 0xf0;
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
case 0xf: /*Mask write*/
|
|
|
|
|
dma_m = (dma_m & 0x0f) | ((val & 0xf) << 4);
|
|
|
|
|
return;
|
|
|
|
|
}
|
2016-06-26 00:34:39 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
dma_page_write(uint16_t addr, uint8_t val, void *priv)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
dmapages[addr & 0xf] = val;
|
|
|
|
|
|
|
|
|
|
switch (addr & 0xf) {
|
|
|
|
|
case 1:
|
|
|
|
|
dma[2].page = (AT) ? val : val & 0xf;
|
|
|
|
|
dma[2].ab = (dma[2].ab & 0xffff) | (dma[2].page << 16);
|
|
|
|
|
dma[2].ac = (dma[2].ac & 0xffff) | (dma[2].page << 16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 2:
|
|
|
|
|
dma[3].page = (AT) ? val : val & 0xf;
|
|
|
|
|
dma[3].ab = (dma[3].ab & 0xffff) | (dma[3].page << 16);
|
|
|
|
|
dma[3].ac = (dma[3].ac & 0xffff) | (dma[3].page << 16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 3:
|
|
|
|
|
dma[1].page = (AT) ? val : val & 0xf;
|
|
|
|
|
dma[1].ab = (dma[1].ab & 0xffff) | (dma[1].page << 16);
|
|
|
|
|
dma[1].ac = (dma[1].ac & 0xffff) | (dma[1].page << 16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 7:
|
|
|
|
|
dma[0].page = (AT) ? val : val & 0xf;
|
|
|
|
|
dma[0].ab = (dma[0].ab & 0xffff) | (dma[0].page << 16);
|
|
|
|
|
dma[0].ac = (dma[0].ac & 0xffff) | (dma[0].page << 16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0x9:
|
|
|
|
|
dma[6].page = val & 0xfe;
|
|
|
|
|
dma[6].ab = (dma[6].ab & 0x1ffff) | (dma[6].page << 16);
|
|
|
|
|
dma[6].ac = (dma[6].ac & 0x1ffff) | (dma[6].page << 16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0xa:
|
|
|
|
|
dma[7].page = val & 0xfe;
|
|
|
|
|
dma[7].ab = (dma[7].ab & 0x1ffff) | (dma[7].page << 16);
|
|
|
|
|
dma[7].ac = (dma[7].ac & 0x1ffff) | (dma[7].page << 16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0xb:
|
|
|
|
|
dma[5].page = val & 0xfe;
|
|
|
|
|
dma[5].ab = (dma[5].ab & 0x1ffff) | (dma[5].page << 16);
|
|
|
|
|
dma[5].ac = (dma[5].ac & 0x1ffff) | (dma[5].page << 16);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case 0xf:
|
|
|
|
|
dma[4].page = val & 0xfe;
|
|
|
|
|
dma[4].ab = (dma[4].ab & 0x1ffff) | (dma[4].page << 16);
|
|
|
|
|
dma[4].ac = (dma[4].ac & 0x1ffff) | (dma[4].page << 16);
|
|
|
|
|
break;
|
|
|
|
|
}
|
2016-06-26 00:34:39 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
static uint8_t
|
|
|
|
|
dma_page_read(uint16_t addr, void *priv)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
return(dmapages[addr & 0xf]);
|
2016-06-26 00:34:39 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
void
|
|
|
|
|
dma_reset(void)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
int c;
|
|
|
|
|
|
|
|
|
|
dma_wp = dma16_wp = 0;
|
|
|
|
|
dma_m = 0;
|
|
|
|
|
|
|
|
|
|
for (c = 0; c < 16; c++)
|
|
|
|
|
dmaregs[c] = 0;
|
|
|
|
|
for (c = 0; c < 8; c++) {
|
|
|
|
|
dma[c].mode = 0;
|
|
|
|
|
dma[c].ac = 0;
|
|
|
|
|
dma[c].cc = 0;
|
|
|
|
|
dma[c].ab = 0;
|
|
|
|
|
dma[c].cb = 0;
|
|
|
|
|
dma[c].size = (c & 4) ? 1 : 0;
|
|
|
|
|
}
|
2016-06-26 00:34:39 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
void
|
|
|
|
|
dma_init(void)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
io_sethandler(0x0000, 16,
|
|
|
|
|
dma_read,NULL,NULL, dma_write,NULL,NULL, NULL);
|
|
|
|
|
io_sethandler(0x0080, 8,
|
|
|
|
|
dma_page_read,NULL,NULL, dma_page_write,NULL,NULL, NULL);
|
|
|
|
|
dma_ps2.is_ps2 = 0;
|
2016-06-26 00:34:39 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
void
|
|
|
|
|
dma16_init(void)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
io_sethandler(0x00C0, 32,
|
|
|
|
|
dma16_read,NULL,NULL, dma16_write,NULL,NULL, NULL);
|
|
|
|
|
io_sethandler(0x0088, 8,
|
|
|
|
|
dma_page_read,NULL,NULL, dma_page_write,NULL,NULL, NULL);
|
2016-06-26 00:34:39 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
void
|
|
|
|
|
dma_alias_set(void)
|
2016-12-23 03:16:24 +01:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
io_sethandler(0x0090, 16,
|
|
|
|
|
dma_page_read,NULL,NULL, dma_page_write,NULL,NULL, NULL);
|
2016-12-23 03:16:24 +01:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
void
|
|
|
|
|
dma_alias_remove(void)
|
2016-12-23 03:16:24 +01:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
io_removehandler(0x0090, 16,
|
|
|
|
|
dma_page_read,NULL,NULL, dma_page_write,NULL,NULL, NULL);
|
2016-12-23 03:16:24 +01:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
void
|
|
|
|
|
dma_alias_remove_piix(void)
|
2016-12-23 03:16:24 +01:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
io_removehandler(0x0090, 1,
|
|
|
|
|
dma_page_read,NULL,NULL, dma_page_write,NULL,NULL, NULL);
|
|
|
|
|
io_removehandler(0x0094, 3,
|
|
|
|
|
dma_page_read,NULL,NULL, dma_page_write,NULL,NULL, NULL);
|
|
|
|
|
io_removehandler(0x0098, 1,
|
|
|
|
|
dma_page_read,NULL,NULL, dma_page_write,NULL,NULL, NULL);
|
|
|
|
|
io_removehandler(0x009C, 3,
|
|
|
|
|
dma_page_read,NULL,NULL, dma_page_write,NULL,NULL, NULL);
|
2016-12-23 03:16:24 +01:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
void
|
|
|
|
|
ps2_dma_init(void)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
io_sethandler(0x0018, 1,
|
|
|
|
|
dma_ps2_read,NULL,NULL, dma_ps2_write,NULL,NULL, NULL);
|
|
|
|
|
io_sethandler(0x001a, 1,
|
|
|
|
|
dma_ps2_read,NULL,NULL, dma_ps2_write,NULL,NULL, NULL);
|
|
|
|
|
dma_ps2.is_ps2 = 1;
|
2016-06-26 00:34:39 +02:00
|
|
|
}
|
|
|
|
|
|
2017-05-05 01:49:42 +02:00
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
uint8_t
|
|
|
|
|
_dma_read(uint32_t addr)
|
2016-09-22 21:22:56 +02:00
|
|
|
{
|
2019-02-06 03:34:39 +01:00
|
|
|
uint8_t temp = mem_readb_phys(addr);
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
return(temp);
|
2016-09-22 21:22:56 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
void
|
|
|
|
|
_dma_write(uint32_t addr, uint8_t val)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2019-02-06 03:34:39 +01:00
|
|
|
mem_writeb_phys(addr, val);
|
2018-04-25 23:51:13 +02:00
|
|
|
mem_invalidate_range(addr, addr);
|
2016-06-26 00:34:39 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
int
|
|
|
|
|
dma_channel_read(int channel)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
dma_t *dma_c = &dma[channel];
|
|
|
|
|
uint16_t temp;
|
|
|
|
|
int tc = 0;
|
|
|
|
|
|
|
|
|
|
if (channel < 4) {
|
|
|
|
|
if (dma_command & 0x04)
|
|
|
|
|
return(DMA_NODATA);
|
|
|
|
|
} else {
|
|
|
|
|
if (dma16_command & 0x04)
|
|
|
|
|
return(DMA_NODATA);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (dma_m & (1 << channel))
|
|
|
|
|
return(DMA_NODATA);
|
|
|
|
|
if ((dma_c->mode & 0xC) != 8)
|
|
|
|
|
return(DMA_NODATA);
|
|
|
|
|
|
2019-02-11 01:33:15 +01:00
|
|
|
if (!AT)
|
2019-02-06 03:34:39 +01:00
|
|
|
refreshread();
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
if (! dma_c->size) {
|
|
|
|
|
temp = _dma_read(dma_c->ac);
|
|
|
|
|
|
|
|
|
|
if (dma_c->mode & 0x20) {
|
|
|
|
|
if (dma_ps2.is_ps2)
|
|
|
|
|
dma_c->ac--;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0xff0000) | ((dma_c->ac - 1) & 0xffff);
|
|
|
|
|
} else {
|
|
|
|
|
if (dma_ps2.is_ps2)
|
|
|
|
|
dma_c->ac++;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0xff0000) | ((dma_c->ac + 1) & 0xffff);
|
|
|
|
|
}
|
|
|
|
|
} else {
|
|
|
|
|
temp = _dma_read(dma_c->ac) | (_dma_read(dma_c->ac + 1) << 8);
|
|
|
|
|
|
|
|
|
|
if (dma_c->mode & 0x20) {
|
|
|
|
|
if (dma_ps2.is_ps2)
|
|
|
|
|
dma_c->ac -= 2;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0xfe0000) | ((dma_c->ac - 2) & 0x1ffff);
|
|
|
|
|
} else {
|
|
|
|
|
if (dma_ps2.is_ps2)
|
|
|
|
|
dma_c->ac += 2;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0xfe0000) | ((dma_c->ac + 2) & 0x1ffff);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
dma_stat_rq |= (1 << channel);
|
|
|
|
|
|
|
|
|
|
dma_c->cc--;
|
|
|
|
|
if (dma_c->cc < 0) {
|
|
|
|
|
tc = 1;
|
|
|
|
|
if (dma_c->mode & 0x10) { /*Auto-init*/
|
|
|
|
|
dma_c->cc = dma_c->cb;
|
|
|
|
|
dma_c->ac = dma_c->ab;
|
|
|
|
|
} else
|
|
|
|
|
dma_m |= (1 << channel);
|
|
|
|
|
dma_stat |= (1 << channel);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (tc)
|
|
|
|
|
return(temp | DMA_OVER);
|
|
|
|
|
|
|
|
|
|
return(temp);
|
2016-09-22 21:22:56 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
int
|
|
|
|
|
dma_channel_write(int channel, uint16_t val)
|
2016-06-26 00:34:39 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
dma_t *dma_c = &dma[channel];
|
|
|
|
|
|
|
|
|
|
if (channel < 4) {
|
|
|
|
|
if (dma_command & 0x04)
|
|
|
|
|
return(DMA_NODATA);
|
|
|
|
|
} else {
|
|
|
|
|
if (dma16_command & 0x04)
|
|
|
|
|
return(DMA_NODATA);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (dma_m & (1 << channel))
|
|
|
|
|
return(DMA_NODATA);
|
|
|
|
|
if ((dma_c->mode & 0xC) != 4)
|
|
|
|
|
return(DMA_NODATA);
|
|
|
|
|
|
2019-02-11 01:33:15 +01:00
|
|
|
if (!AT)
|
2019-02-06 03:34:39 +01:00
|
|
|
refreshread();
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
if (! dma_c->size) {
|
|
|
|
|
_dma_write(dma_c->ac, val & 0xff);
|
|
|
|
|
|
|
|
|
|
if (dma_c->mode & 0x20) {
|
|
|
|
|
if (dma_ps2.is_ps2)
|
|
|
|
|
dma_c->ac--;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0xff0000) | ((dma_c->ac - 1) & 0xffff);
|
|
|
|
|
} else {
|
|
|
|
|
if (dma_ps2.is_ps2)
|
|
|
|
|
dma_c->ac++;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0xff0000) | ((dma_c->ac + 1) & 0xffff);
|
|
|
|
|
}
|
|
|
|
|
} else {
|
|
|
|
|
_dma_write(dma_c->ac, val & 0xff);
|
|
|
|
|
_dma_write(dma_c->ac + 1, val >> 8);
|
|
|
|
|
|
|
|
|
|
if (dma_c->mode & 0x20) {
|
|
|
|
|
if (dma_ps2.is_ps2)
|
|
|
|
|
dma_c->ac -= 2;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0xfe0000) | ((dma_c->ac - 2) & 0x1ffff);
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0xfe0000) | ((dma_c->ac - 2) & 0x1ffff);
|
|
|
|
|
} else {
|
|
|
|
|
if (dma_ps2.is_ps2)
|
|
|
|
|
dma_c->ac += 2;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac = (dma_c->ac & 0xfe0000) | ((dma_c->ac + 2) & 0x1ffff);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
dma_stat_rq |= (1 << channel);
|
|
|
|
|
|
|
|
|
|
dma_c->cc--;
|
|
|
|
|
if (dma_c->cc < 0) {
|
|
|
|
|
if (dma_c->mode & 0x10) { /*Auto-init*/
|
|
|
|
|
dma_c->cc = dma_c->cb;
|
|
|
|
|
dma_c->ac = dma_c->ab;
|
|
|
|
|
} else
|
|
|
|
|
dma_m |= (1 << channel);
|
|
|
|
|
dma_stat |= (1 << channel);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (dma_m & (1 << channel))
|
|
|
|
|
return(DMA_OVER);
|
|
|
|
|
|
|
|
|
|
return(0);
|
2018-03-11 18:26:44 +01:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
dma_ps2_run(int channel)
|
2018-03-11 18:26:44 +01:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
dma_t *dma_c = &dma[channel];
|
|
|
|
|
|
|
|
|
|
switch (dma_c->ps2_mode & DMA_PS2_XFER_MASK) {
|
|
|
|
|
case DMA_PS2_XFER_MEM_TO_IO:
|
|
|
|
|
do {
|
|
|
|
|
if (! dma_c->size) {
|
|
|
|
|
uint8_t temp = _dma_read(dma_c->ac);
|
|
|
|
|
|
|
|
|
|
outb(dma_c->io_addr, temp);
|
|
|
|
|
|
|
|
|
|
if (dma_c->ps2_mode & DMA_PS2_DEC2)
|
|
|
|
|
dma_c->ac--;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac++;
|
|
|
|
|
} else {
|
|
|
|
|
uint16_t temp = _dma_read(dma_c->ac) | (_dma_read(dma_c->ac + 1) << 8);
|
|
|
|
|
|
|
|
|
|
outw(dma_c->io_addr, temp);
|
|
|
|
|
|
|
|
|
|
if (dma_c->ps2_mode & DMA_PS2_DEC2)
|
|
|
|
|
dma_c->ac -= 2;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac += 2;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
dma_stat_rq |= (1 << channel);
|
|
|
|
|
dma_c->cc--;
|
|
|
|
|
} while (dma_c->cc > 0);
|
|
|
|
|
|
|
|
|
|
dma_stat |= (1 << channel);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case DMA_PS2_XFER_IO_TO_MEM:
|
|
|
|
|
do {
|
|
|
|
|
if (! dma_c->size) {
|
|
|
|
|
uint8_t temp = inb(dma_c->io_addr);
|
|
|
|
|
|
|
|
|
|
_dma_write(dma_c->ac, temp);
|
|
|
|
|
|
|
|
|
|
if (dma_c->ps2_mode & DMA_PS2_DEC2)
|
|
|
|
|
dma_c->ac--;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac++;
|
|
|
|
|
} else {
|
|
|
|
|
uint16_t temp = inw(dma_c->io_addr);
|
|
|
|
|
|
|
|
|
|
_dma_write(dma_c->ac, temp & 0xff);
|
|
|
|
|
_dma_write(dma_c->ac + 1, temp >> 8);
|
|
|
|
|
|
|
|
|
|
if (dma_c->ps2_mode & DMA_PS2_DEC2)
|
|
|
|
|
dma_c->ac -= 2;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac += 2;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
dma_stat_rq |= (1 << channel);
|
|
|
|
|
dma_c->cc--;
|
|
|
|
|
} while (dma_c->cc > 0);
|
|
|
|
|
|
|
|
|
|
ps2_cache_clean();
|
|
|
|
|
dma_stat |= (1 << channel);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default: /*Memory verify*/
|
|
|
|
|
do {
|
|
|
|
|
if (! dma_c->size) {
|
|
|
|
|
if (dma_c->ps2_mode & DMA_PS2_DEC2)
|
|
|
|
|
dma_c->ac--;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac++;
|
|
|
|
|
} else {
|
|
|
|
|
if (dma_c->ps2_mode & DMA_PS2_DEC2)
|
|
|
|
|
dma_c->ac -= 2;
|
|
|
|
|
else
|
|
|
|
|
dma_c->ac += 2;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
dma_stat_rq |= (1 << channel);
|
|
|
|
|
dma->cc--;
|
|
|
|
|
} while (dma->cc > 0);
|
|
|
|
|
|
|
|
|
|
dma_stat |= (1 << channel);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
}
|
2016-12-23 03:16:24 +01:00
|
|
|
}
|
2016-11-12 15:06:38 +01:00
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
int
|
|
|
|
|
dma_mode(int channel)
|
2016-12-23 03:16:24 +01:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
if (channel < 4)
|
|
|
|
|
return(dma[channel].mode);
|
|
|
|
|
else
|
|
|
|
|
return(dma[channel & 3].mode);
|
2016-11-12 15:06:38 +01:00
|
|
|
}
|
2016-12-23 03:16:24 +01:00
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
2017-05-05 01:49:42 +02:00
|
|
|
/* DMA Bus Master Page Read/Write */
|
2018-04-25 23:51:13 +02:00
|
|
|
void
|
|
|
|
|
DMAPageRead(uint32_t PhysAddress, uint8_t *DataRead, uint32_t TotalSize)
|
2016-12-23 03:16:24 +01:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
uint32_t i = 0;
|
2017-12-10 15:16:24 +01:00
|
|
|
|
2017-12-15 21:16:25 -05:00
|
|
|
#if 0
|
2018-04-25 23:51:13 +02:00
|
|
|
memcpy(DataRead, &ram[PhysAddress], TotalSize);
|
2017-12-15 21:16:25 -05:00
|
|
|
#else
|
2018-04-25 23:51:13 +02:00
|
|
|
for (i = 0; i < TotalSize; i++)
|
2019-02-06 03:34:39 +01:00
|
|
|
DataRead[i] = mem_readb_phys(PhysAddress + i);
|
2017-12-15 21:16:25 -05:00
|
|
|
#endif
|
2017-05-05 01:49:42 +02:00
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
|
|
|
|
|
void
|
|
|
|
|
DMAPageWrite(uint32_t PhysAddress, const uint8_t *DataWrite, uint32_t TotalSize)
|
2017-05-05 01:49:42 +02:00
|
|
|
{
|
2018-04-25 23:51:13 +02:00
|
|
|
uint32_t i = 0;
|
2017-12-10 15:16:24 +01:00
|
|
|
|
2017-12-15 21:16:25 -05:00
|
|
|
#if 0
|
2018-04-25 23:51:13 +02:00
|
|
|
mem_invalidate_range(PhysAddress, PhysAddress + TotalSize - 1);
|
|
|
|
|
memcpy(&ram[PhysAddress], DataWrite, TotalSize);
|
2017-12-15 21:16:25 -05:00
|
|
|
#else
|
2018-04-25 23:51:13 +02:00
|
|
|
for (i = 0; i < TotalSize; i++)
|
2019-02-06 03:34:39 +01:00
|
|
|
mem_writeb_phys(PhysAddress + i, DataWrite[i]);
|
2017-12-10 15:16:24 +01:00
|
|
|
|
2018-04-25 23:51:13 +02:00
|
|
|
mem_invalidate_range(PhysAddress, PhysAddress + TotalSize - 1);
|
2018-02-18 10:32:51 +01:00
|
|
|
#endif
|
2017-05-05 01:49:42 +02:00
|
|
|
}
|