2017-09-04 01:52:29 -04:00
|
|
|
/*
|
|
|
|
|
* 86Box A hypervisor and IBM PC system emulator that specializes in
|
|
|
|
|
* running old operating systems and software designed for IBM
|
|
|
|
|
* PC systems and compatibles from 1981 through fairly recent
|
|
|
|
|
* system designs based on the PCI bus.
|
|
|
|
|
*
|
|
|
|
|
* This file is part of the 86Box distribution.
|
|
|
|
|
*
|
2017-10-26 20:37:39 +02:00
|
|
|
* Implementation of the SMC FDC37C663 and FDC37C665 Super
|
|
|
|
|
* I/O Chips.
|
2017-09-04 01:52:29 -04:00
|
|
|
*
|
2019-02-06 03:34:39 +01:00
|
|
|
* Version: @(#)sio_fdc37c66x.c 1.0.14 2018/11/12
|
2017-09-04 01:52:29 -04:00
|
|
|
*
|
|
|
|
|
* Authors: Sarah Walker, <http://pcem-emulator.co.uk/>
|
|
|
|
|
* Miran Grca, <mgrca8@gmail.com>
|
2017-10-17 01:59:09 -04:00
|
|
|
*
|
2018-01-17 18:43:36 +01:00
|
|
|
* Copyright 2008-2018 Sarah Walker.
|
|
|
|
|
* Copyright 2016-2018 Miran Grca.
|
2017-09-04 01:52:29 -04:00
|
|
|
*/
|
2017-09-25 04:31:20 -04:00
|
|
|
#include <stdio.h>
|
|
|
|
|
#include <stdint.h>
|
2018-11-08 19:21:55 +01:00
|
|
|
#include <stdlib.h>
|
2017-09-25 04:31:20 -04:00
|
|
|
#include <string.h>
|
|
|
|
|
#include <wchar.h>
|
2017-10-17 01:59:09 -04:00
|
|
|
#include "86box.h"
|
2017-09-04 01:52:29 -04:00
|
|
|
#include "io.h"
|
2017-10-01 16:29:15 -04:00
|
|
|
#include "device.h"
|
2017-11-05 01:57:04 -05:00
|
|
|
#include "pci.h"
|
2017-09-04 01:52:29 -04:00
|
|
|
#include "lpt.h"
|
|
|
|
|
#include "serial.h"
|
2017-10-02 02:15:35 -04:00
|
|
|
#include "disk/hdc.h"
|
|
|
|
|
#include "disk/hdc_ide.h"
|
2017-09-04 01:52:29 -04:00
|
|
|
#include "floppy/fdd.h"
|
2018-01-17 18:43:36 +01:00
|
|
|
#include "floppy/fdc.h"
|
2017-09-04 01:52:29 -04:00
|
|
|
#include "sio.h"
|
|
|
|
|
|
|
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
typedef struct {
|
|
|
|
|
uint8_t chip_id,
|
|
|
|
|
lock[2],
|
|
|
|
|
regs[16];
|
|
|
|
|
int cur_reg,
|
|
|
|
|
com3_addr, com4_addr;
|
|
|
|
|
fdc_t *fdc;
|
|
|
|
|
serial_t *uart[2];
|
|
|
|
|
} fdc37c66x_t;
|
2017-09-04 01:52:29 -04:00
|
|
|
|
|
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
static void
|
|
|
|
|
write_lock(fdc37c66x_t *dev, uint8_t val)
|
2017-09-04 01:52:29 -04:00
|
|
|
{
|
2018-11-08 19:21:55 +01:00
|
|
|
if (val == 0x55 && dev->lock[1] == 0x55)
|
|
|
|
|
fdc_3f1_enable(dev->fdc, 0);
|
|
|
|
|
if ((dev->lock[0] == 0x55) && (dev->lock[1] == 0x55) && (val != 0x55))
|
|
|
|
|
fdc_3f1_enable(dev->fdc, 1);
|
2017-09-04 01:52:29 -04:00
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
dev->lock[0] = dev->lock[1];
|
|
|
|
|
dev->lock[1] = val;
|
2017-09-04 01:52:29 -04:00
|
|
|
}
|
|
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
set_com34_addr(fdc37c66x_t *dev)
|
2017-09-04 01:52:29 -04:00
|
|
|
{
|
2018-11-08 19:21:55 +01:00
|
|
|
switch (dev->regs[1] & 0x60) {
|
|
|
|
|
case 0x00:
|
|
|
|
|
dev->com3_addr = 0x338;
|
|
|
|
|
dev->com4_addr = 0x238;
|
|
|
|
|
break;
|
|
|
|
|
case 0x20:
|
|
|
|
|
dev->com3_addr = 0x3e8;
|
|
|
|
|
dev->com4_addr = 0x2e8;
|
|
|
|
|
break;
|
|
|
|
|
case 0x40:
|
|
|
|
|
dev->com3_addr = 0x3e8;
|
|
|
|
|
dev->com4_addr = 0x2e0;
|
|
|
|
|
break;
|
|
|
|
|
case 0x60:
|
|
|
|
|
dev->com3_addr = 0x220;
|
|
|
|
|
dev->com4_addr = 0x228;
|
|
|
|
|
break;
|
|
|
|
|
}
|
2017-09-04 01:52:29 -04:00
|
|
|
}
|
|
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
set_serial_addr(fdc37c66x_t *dev, int port)
|
2017-09-04 01:52:29 -04:00
|
|
|
{
|
2018-11-08 19:21:55 +01:00
|
|
|
uint8_t shift = (port << 4);
|
|
|
|
|
|
|
|
|
|
if (dev->regs[2] & (4 << shift)) {
|
|
|
|
|
switch (dev->regs[2] & (3 << shift)) {
|
|
|
|
|
case 0:
|
|
|
|
|
serial_setup(dev->uart[port], SERIAL1_ADDR, SERIAL1_IRQ);
|
2017-09-04 01:52:29 -04:00
|
|
|
break;
|
2018-11-08 19:21:55 +01:00
|
|
|
case 1:
|
|
|
|
|
serial_setup(dev->uart[port], SERIAL2_ADDR, SERIAL2_IRQ);
|
2017-09-04 01:52:29 -04:00
|
|
|
break;
|
2018-11-08 19:21:55 +01:00
|
|
|
case 2:
|
|
|
|
|
serial_setup(dev->uart[port], dev->com3_addr, 4);
|
2017-09-04 01:52:29 -04:00
|
|
|
break;
|
2018-11-08 19:21:55 +01:00
|
|
|
case 3:
|
|
|
|
|
serial_setup(dev->uart[port], dev->com4_addr, 3);
|
2017-09-04 01:52:29 -04:00
|
|
|
break;
|
|
|
|
|
}
|
2018-11-08 19:21:55 +01:00
|
|
|
}
|
2017-09-04 01:52:29 -04:00
|
|
|
}
|
|
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
lpt1_handler(fdc37c66x_t *dev)
|
2017-09-04 01:52:29 -04:00
|
|
|
{
|
2018-11-08 19:21:55 +01:00
|
|
|
lpt1_remove();
|
|
|
|
|
switch (dev->regs[1] & 3) {
|
|
|
|
|
case 1:
|
|
|
|
|
lpt1_init(0x3bc);
|
|
|
|
|
break;
|
|
|
|
|
case 2:
|
|
|
|
|
lpt1_init(0x378);
|
|
|
|
|
break;
|
|
|
|
|
case 3:
|
|
|
|
|
lpt1_init(0x278);
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
2017-09-04 01:52:29 -04:00
|
|
|
|
|
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
static void fdc37c66x_write(uint16_t port, uint8_t val, void *priv)
|
|
|
|
|
{
|
|
|
|
|
fdc37c66x_t *dev = (fdc37c66x_t *) priv;
|
|
|
|
|
uint8_t valxor = 0;
|
2017-09-04 01:52:29 -04:00
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
if ((dev->lock[0] == 0x55) && (dev->lock[1] == 0x55)) {
|
|
|
|
|
if (port == 0x3f0) {
|
|
|
|
|
if (val == 0xaa)
|
|
|
|
|
write_lock(dev, val);
|
|
|
|
|
else
|
|
|
|
|
dev->cur_reg = val;
|
|
|
|
|
} else {
|
|
|
|
|
if (dev->cur_reg > 15)
|
|
|
|
|
return;
|
2017-09-04 01:52:29 -04:00
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
valxor = val ^ dev->regs[dev->cur_reg];
|
|
|
|
|
dev->regs[dev->cur_reg] = val;
|
2017-09-04 01:52:29 -04:00
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
switch(dev->cur_reg) {
|
2017-09-04 01:52:29 -04:00
|
|
|
case 1:
|
2018-11-08 19:21:55 +01:00
|
|
|
if (valxor & 3)
|
|
|
|
|
lpt1_handler(dev);
|
|
|
|
|
if (valxor & 0x60) {
|
|
|
|
|
serial_remove(dev->uart[0]);
|
|
|
|
|
serial_remove(dev->uart[1]);
|
|
|
|
|
set_com34_addr(dev);
|
|
|
|
|
set_serial_addr(dev, 0);
|
|
|
|
|
set_serial_addr(dev, 1);
|
|
|
|
|
}
|
2017-09-04 01:52:29 -04:00
|
|
|
break;
|
|
|
|
|
case 2:
|
2018-11-08 19:21:55 +01:00
|
|
|
if (valxor & 7) {
|
|
|
|
|
serial_remove(dev->uart[0]);
|
|
|
|
|
set_serial_addr(dev, 0);
|
|
|
|
|
}
|
|
|
|
|
if (valxor & 0x70) {
|
|
|
|
|
serial_remove(dev->uart[1]);
|
|
|
|
|
set_serial_addr(dev, 1);
|
|
|
|
|
}
|
2017-09-04 01:52:29 -04:00
|
|
|
break;
|
|
|
|
|
case 3:
|
2018-11-08 19:21:55 +01:00
|
|
|
if (valxor & 2)
|
|
|
|
|
fdc_update_enh_mode(dev->fdc, (dev->regs[3] & 2) ? 1 : 0);
|
|
|
|
|
break;
|
|
|
|
|
case 5:
|
|
|
|
|
if (valxor & 0x18)
|
|
|
|
|
fdc_update_densel_force(dev->fdc, (dev->regs[5] & 0x18) >> 3);
|
|
|
|
|
if (valxor & 0x20)
|
|
|
|
|
fdc_set_swap(dev->fdc, (dev->regs[5] & 0x20) >> 5);
|
2017-09-04 01:52:29 -04:00
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
2018-11-08 19:21:55 +01:00
|
|
|
} else {
|
|
|
|
|
if (port == 0x3f0)
|
|
|
|
|
write_lock(dev, val);
|
|
|
|
|
}
|
2017-09-04 01:52:29 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
static uint8_t
|
|
|
|
|
fdc37c66x_read(uint16_t port, void *priv)
|
2017-09-04 01:52:29 -04:00
|
|
|
{
|
2018-11-08 19:21:55 +01:00
|
|
|
fdc37c66x_t *dev = (fdc37c66x_t *) priv;
|
|
|
|
|
uint8_t ret = 0xff;
|
2017-09-04 01:52:29 -04:00
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
if ((dev->lock[0] == 0x55) && (dev->lock[1] == 0x55)) {
|
|
|
|
|
if (port == 0x3f1)
|
|
|
|
|
ret = dev->regs[dev->cur_reg];
|
|
|
|
|
}
|
2017-09-04 01:52:29 -04:00
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
return ret;
|
2017-09-04 01:52:29 -04:00
|
|
|
}
|
|
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
fdc37c66x_reset(fdc37c66x_t *dev)
|
2017-10-26 20:37:39 +02:00
|
|
|
{
|
2018-11-08 19:21:55 +01:00
|
|
|
dev->com3_addr = 0x338;
|
|
|
|
|
dev->com4_addr = 0x238;
|
|
|
|
|
|
|
|
|
|
serial_remove(dev->uart[0]);
|
|
|
|
|
serial_setup(dev->uart[0], SERIAL1_ADDR, SERIAL1_IRQ);
|
|
|
|
|
|
2019-02-06 03:34:39 +01:00
|
|
|
serial_remove(dev->uart[1]);
|
|
|
|
|
serial_setup(dev->uart[1], SERIAL2_ADDR, SERIAL2_IRQ);
|
2018-11-08 19:21:55 +01:00
|
|
|
|
|
|
|
|
lpt2_remove();
|
|
|
|
|
|
|
|
|
|
lpt1_remove();
|
|
|
|
|
lpt1_init(0x378);
|
|
|
|
|
|
|
|
|
|
fdc_reset(dev->fdc);
|
|
|
|
|
|
|
|
|
|
memset(dev->lock, 0, 2);
|
|
|
|
|
memset(dev->regs, 0, 16);
|
|
|
|
|
|
|
|
|
|
dev->regs[0x0] = 0x3a;
|
|
|
|
|
dev->regs[0x1] = 0x9f;
|
|
|
|
|
dev->regs[0x2] = 0xdc;
|
|
|
|
|
dev->regs[0x3] = 0x78;
|
|
|
|
|
dev->regs[0x6] = 0xff;
|
|
|
|
|
dev->regs[0xd] = dev->chip_id;
|
|
|
|
|
dev->regs[0xe] = 0x01;
|
2017-10-26 20:37:39 +02:00
|
|
|
}
|
|
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
fdc37c66x_close(void *priv)
|
2017-10-26 20:37:39 +02:00
|
|
|
{
|
2018-11-08 19:21:55 +01:00
|
|
|
fdc37c66x_t *dev = (fdc37c66x_t *) priv;
|
|
|
|
|
|
|
|
|
|
free(dev);
|
2017-10-26 20:37:39 +02:00
|
|
|
}
|
|
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
|
|
|
|
|
static void *
|
|
|
|
|
fdc37c66x_init(const device_t *info)
|
2017-10-26 20:37:39 +02:00
|
|
|
{
|
2018-11-08 19:21:55 +01:00
|
|
|
fdc37c66x_t *dev = (fdc37c66x_t *) malloc(sizeof(fdc37c66x_t));
|
|
|
|
|
memset(dev, 0, sizeof(fdc37c66x_t));
|
2018-01-17 18:43:36 +01:00
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
dev->fdc = device_add(&fdc_at_smc_device);
|
2017-10-26 20:37:39 +02:00
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
dev->uart[0] = device_add_inst(&ns16550_device, 1);
|
|
|
|
|
dev->uart[1] = device_add_inst(&ns16550_device, 2);
|
2017-10-26 20:37:39 +02:00
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
dev->chip_id = info->local;
|
|
|
|
|
|
|
|
|
|
io_sethandler(0x03f0, 0x0002,
|
|
|
|
|
fdc37c66x_read, NULL, NULL, fdc37c66x_write, NULL, NULL, dev);
|
2018-01-17 18:43:36 +01:00
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
fdc37c66x_reset(dev);
|
2017-09-04 01:52:29 -04:00
|
|
|
|
2018-11-08 19:21:55 +01:00
|
|
|
return dev;
|
2017-09-04 01:52:29 -04:00
|
|
|
}
|
2018-11-08 19:21:55 +01:00
|
|
|
|
|
|
|
|
|
|
|
|
|
/* The three appear to differ only in the chip ID, if I
|
|
|
|
|
understood their datasheets correctly. */
|
|
|
|
|
const device_t fdc37c663_device = {
|
|
|
|
|
"SMC FDC37C663 Super I/O",
|
|
|
|
|
0,
|
|
|
|
|
0x63,
|
|
|
|
|
fdc37c66x_init, fdc37c66x_close, NULL,
|
|
|
|
|
NULL, NULL, NULL,
|
|
|
|
|
NULL
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
const device_t fdc37c665_device = {
|
|
|
|
|
"SMC FDC37C665 Super I/O",
|
|
|
|
|
0,
|
|
|
|
|
0x65,
|
|
|
|
|
fdc37c66x_init, fdc37c66x_close, NULL,
|
|
|
|
|
NULL, NULL, NULL,
|
|
|
|
|
NULL
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
const device_t fdc37c666_device = {
|
|
|
|
|
"SMC FDC37C666 Super I/O",
|
|
|
|
|
0,
|
|
|
|
|
0x66,
|
|
|
|
|
fdc37c66x_init, fdc37c66x_close, NULL,
|
|
|
|
|
NULL, NULL, NULL,
|
|
|
|
|
NULL
|
|
|
|
|
};
|