Files
86Box/src/i430lx.c

150 lines
5.1 KiB
C

#include <string.h>
#include "ibm.h"
#include "mem.h"
#include "pci.h"
#include "i430lx.h"
static uint8_t card_i430lx[256];
static void i430lx_map(uint32_t addr, uint32_t size, int state)
{
switch (state & 3)
{
case 0:
mem_set_mem_state(addr, size, MEM_READ_EXTERNAL | MEM_WRITE_EXTERNAL);
break;
case 1:
mem_set_mem_state(addr, size, MEM_READ_INTERNAL | MEM_WRITE_EXTERNAL);
break;
case 2:
mem_set_mem_state(addr, size, MEM_READ_EXTERNAL | MEM_WRITE_INTERNAL);
break;
case 3:
mem_set_mem_state(addr, size, MEM_READ_INTERNAL | MEM_WRITE_INTERNAL);
break;
}
flushmmucache_nopc();
}
void i430lx_write(int func, int addr, uint8_t val, void *priv)
{
if (func)
return;
switch (addr)
{
case 0x00: case 0x01: case 0x02: case 0x03:
case 0x08: case 0x09: case 0x0a: case 0x0b:
case 0x0e:
return;
case 0x59: /*PAM0*/
if ((card_i430lx[0x59] ^ val) & 0xf0)
{
i430lx_map(0xf0000, 0x10000, val >> 4);
shadowbios = (val & 0x10);
}
pclog("i430lx_write : PAM0 write %02X\n", val);
break;
case 0x5a: /*PAM1*/
if ((card_i430lx[0x5a] ^ val) & 0x0f)
i430lx_map(0xc0000, 0x04000, val & 0xf);
if ((card_i430lx[0x5a] ^ val) & 0xf0)
i430lx_map(0xc4000, 0x04000, val >> 4);
break;
case 0x5b: /*PAM2*/
if (romset == ROM_REVENGE)
{
if ((card_i430lx[0x5b] ^ val) & 0x0f)
i430lx_map(0xc8000, 0x04000, val & 0xf);
if ((card_i430lx[0x5b] ^ val) & 0xf0)
i430lx_map(0xcc000, 0x04000, val >> 4);
}
break;
case 0x5c: /*PAM3*/
if ((card_i430lx[0x5c] ^ val) & 0x0f)
i430lx_map(0xd0000, 0x04000, val & 0xf);
if ((card_i430lx[0x5c] ^ val) & 0xf0)
i430lx_map(0xd4000, 0x04000, val >> 4);
break;
case 0x5d: /*PAM4*/
if ((card_i430lx[0x5d] ^ val) & 0x0f)
i430lx_map(0xd8000, 0x04000, val & 0xf);
if ((card_i430lx[0x5d] ^ val) & 0xf0)
i430lx_map(0xdc000, 0x04000, val >> 4);
break;
case 0x5e: /*PAM5*/
if ((card_i430lx[0x5e] ^ val) & 0x0f)
i430lx_map(0xe0000, 0x04000, val & 0xf);
if ((card_i430lx[0x5e] ^ val) & 0xf0)
i430lx_map(0xe4000, 0x04000, val >> 4);
pclog("i430lx_write : PAM5 write %02X\n", val);
break;
case 0x5f: /*PAM6*/
if ((card_i430lx[0x5f] ^ val) & 0x0f)
i430lx_map(0xe8000, 0x04000, val & 0xf);
if ((card_i430lx[0x5f] ^ val) & 0xf0)
i430lx_map(0xec000, 0x04000, val >> 4);
pclog("i430lx_write : PAM6 write %02X\n", val);
break;
}
card_i430lx[addr] = val;
}
uint8_t i430lx_read(int func, int addr, void *priv)
{
if (func)
return 0xff;
return card_i430lx[addr];
}
static uint8_t trc = 0;
uint8_t i430lx_trc_read(uint16_t port, void *p)
{
return trc;
}
void i430lx_trc_write(uint16_t port, uint8_t val, void *p)
{
if ((val & 4) && !(trc & 4))
{
if (val & 2) /*Hard reset*/
i430lx_write(0, 0x59, 0xf, NULL); /*Should reset all PCI devices, but just set PAM0 to point to ROM for now*/
resetx86();
}
trc = val;
}
void i430lx_init()
{
pci_add_specific(0, i430lx_read, i430lx_write, NULL);
memset(card_i430lx, 0, 256);
card_i430lx[0x00] = 0x86; card_i430lx[0x01] = 0x80; /*Intel*/
card_i430lx[0x02] = 0xa3; card_i430lx[0x03] = 0x04; /*82434LX*/
card_i430lx[0x04] = 0x06; card_i430lx[0x05] = 0x00;
card_i430lx[0x06] = 0x00; card_i430lx[0x07] = 0x02;
card_i430lx[0x08] = 0x03; /*A3 stepping*/
card_i430lx[0x09] = 0x00; card_i430lx[0x0a] = 0x00; card_i430lx[0x0b] = 0x06;
card_i430lx[0x50] = 0x80;
card_i430lx[0x52] = 0x40; /*256kb PLB cache*/
// card_i430lx[0x53] = 0x14;
// card_i430lx[0x56] = 0x52; /*DRAM control*/
card_i430lx[0x57] = 0x31;
card_i430lx[0x60] = card_i430lx[0x61] = card_i430lx[0x62] = card_i430lx[0x63] = card_i430lx[0x64] = 0x02;
// card_i430lx[0x67] = 0x11;
// card_i430lx[0x69] = 0x03;
// card_i430lx[0x70] = 0x20;
// card_i430lx[0x72] = 0x02;
// card_i430lx[0x74] = 0x0e;
// card_i430lx[0x78] = 0x23;
io_sethandler(0x0cf9, 0x0001, i430lx_trc_read, NULL, NULL, i430lx_trc_write, NULL, NULL, NULL);
}